











#### SN65HVD1176, SN75HVD1176

SLLS563H - JULY 2003-REVISED NOVEMBER 2015

# SNx5HVD1176 PROFIBUS® RS-485 Transceivers

#### **Features**

- Optimized for PROFIBUS® Networks
  - Signaling Rates up to 40 Mbps
  - Differential Output Exceeds 2.1 V (54-Ω Load)
  - Low Bus Capacitance of 10 pF (Max)
- Meets the Requirements of TIA/EIA-485-A
- ESD Protection Exceeds ±10-kV HBM
- Fail-Safe Receiver for Bus Open, Short, Idle
- Up to 160 Transceivers on a Bus
- Low Skew During Output Transitions and Driver **Enabling and Disabling**
- Common-Mode Rejection up to 50 MHz
- Short-Circuit Current Limit
- Hot Swap Capable
- Thermal Shutdown Protection

## **Applications**

- **Process Automation** 
  - Chemical Production
  - Brewing and Distillation
  - Paper Mills
- **Factory Automation** 
  - Automobile Production
  - Rolling, Pressing, Stamping Machines
  - **Networked Sensors**
- General RS-485 Networks
  - Motor and Motion Control
  - **HVAC** and Building Automation Networks
  - **Networked Security Stations**

## 3 Description

The SNx5HVD1176 devices are differential transceivers with characteristics optimized for use in PROFIBUS (EN 50170) applications. The driver output differential voltage exceeds the PROFIBUS requirements of 2.1 V with a 54- $\Omega$  load. A signaling rate of up to 40 Mbps allows technology growth to high data-transfer speeds. The low bus capacitance provides low signal distortion.

The SN65HVD1176 and SN75HVD1176 devices meet or exceed the requirements of ANSI standard TIA/EIA-485-A (RS-485) for differential transmission across twisted-pair networks. The driver outputs and receiver inputs are tied together to form a half-duplex bus port with one-fifth unit load, which allows up to 160 nodes on a single bus. The receiver output stays at logic high when the bus lines are shorted, left open, or when no driver is active. The driver outputs are in high impedance when the supply voltage is below 2.5 V to prevent bus disturbance during power cycling or during live insertion to the bus. An internal current limit protects the transceiver bus pins in short-circuit fault conditions by limiting the output current to a constant value. Thermal shutdown circuitry protects the device against damage due to excessive power dissipation caused by faulty loading and drive conditions.

The SN75HVD1176 device is characterized for operation at temperatures from 0°C to 70°C. The SN65HVD1176 device is characterized for operation at temperatures from -40°C to 85°C.

For an isolated version of this device, see the ISO1176 device (SLLS897) with integrated digital isolators.

#### Device Information<sup>(1)</sup>

| PART NUMBER                | PACKAGE  | BODY SIZE (NOM)   |
|----------------------------|----------|-------------------|
| SN65HVD1176<br>SN75HVD1176 | SOIC (8) | 4.90 mm × 3.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)







#### **Table of Contents**

| 1   | Features 1                                                                    |    | 8.3 Feature Description                          | 16   |
|-----|-------------------------------------------------------------------------------|----|--------------------------------------------------|------|
| 2   | Applications 1                                                                |    | 8.4 Device Functional Modes                      | 16   |
| 3   | Description 1                                                                 | 9  | Application and Implementation                   | 18   |
| 4   | Revision History2                                                             |    | 9.1 Application Information                      | 18   |
| 5   | Pin Configuration and Functions3                                              |    | 9.2 Typical Application                          | 18   |
| 6   | Specifications                                                                | 10 | Power Supply Recommendations                     | 22   |
| U   | 6.1 Absolute Maximum Ratings                                                  | 11 | Layout                                           | 22   |
|     | 6.2 ESD Ratings                                                               |    | 11.1 Layout Guidelines                           |      |
|     | 6.3 Recommended Operating Conditions                                          |    | 11.2 Layout Example                              |      |
|     | 6.4 Thermal Information                                                       | 12 | Device and Documentation Support                 |      |
|     | 6.5 Electrical Characteristics                                                |    | 12.1 Third-Party Products Disclaimer             |      |
|     | 6.6 Supply Current                                                            |    | 12.2 Documentation Support                       |      |
|     | 6.7 Power Dissipation                                                         |    | 12.3 Related Links                               |      |
|     | 6.8 Switching Characteristics 6                                               |    | 12.4 Community Resources                         |      |
|     |                                                                               |    | 12.5 Trademarks                                  |      |
| _   | 6.9 Typical Characteristics                                                   |    | 12.6 Electrostatic Discharge Caution             |      |
| 7   | Parameter Measurement Information                                             |    | 12.7 Glossary                                    |      |
| 8   | Detailed Description 16                                                       | 13 |                                                  | 20   |
|     | 8.1 Overview                                                                  | 13 | Mechanical, Packaging, and Orderable Information | 23   |
|     | 8.2 Functional Block Diagram                                                  |    | mormation                                        | 20   |
| R   | Revision History                                                              |    |                                                  |      |
|     | ,                                                                             |    |                                                  |      |
| han | ges from Revision G (June 2015) to Revision H                                 |    |                                                  | Page |
| CI  | nanged $V_{ID} \ge 0.02 \text{ V To: } V_{ID} \ge -0.02 \text{ V in Table 2}$ |    |                                                  | 17   |
|     |                                                                               |    |                                                  |      |
| han | ges from Revision F (June 2013) to Revision G                                 |    |                                                  | Page |

# C

Added Pin Configuration and Functions section, ESD Ratings table, Power Dissipation table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section \_\_\_\_\_\_\_1 Deleted redundant C<sub>OD</sub> line from the *Electrical Characteristics* table \_\_\_\_\_\_\_\_5

#### Changes from Revision E (August 2008) to Revision F

Submit Documentation Feedback

Copyright © 2003-2015, Texas Instruments Incorporated



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |     | 1/0                 | DECORPTION                                        |
|------|-----|---------------------|---------------------------------------------------|
| NAME | NO. | I/O                 | DESCRIPTION                                       |
| Α    | 6   | Bus input/output    | Driver output/receiver input (complementary to B) |
| В    | 7   | Bus input/output    | Driver output/receiver input (complementary to A) |
| D    | 4   | Digital input       | Driver data input                                 |
| DE   | 3   | Digital input       | Driver enable high                                |
| GND  | 5   | Reference potential | Local device ground                               |
| R    | 1   | Digital output      | Receive data output                               |
| RE   | 2   | Digital input       | Receiver enable low                               |
| VCC  | 8   | Supply              | 3-V to 5.5-V supply                               |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating junction temperature range unless otherwise noted<sup>(1)</sup>

|                  |                                                                         | MIN  | MAX | UNIT |
|------------------|-------------------------------------------------------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage (2)                                                      | -0.5 | 7   | V    |
|                  | Voltage at any bus I/O terminal                                         | -9   | 14  | V    |
|                  | Voltage input, transient pulse, A and B, (through 100 Ω, see Figure 20) | -40  | 40  | V    |
|                  | Voltage input at any D, DE or RE terminal                               | -0.5 | 7   | V    |
| Io               | Receiver output current                                                 | -10  | 10  | mA   |
| $T_{J}$          | Junction temperature                                                    |      | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                                                     | -40  | 130 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

### 6.2 ESD Ratings

| V      | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS- | All pins              | ±4000  | \/ |  |
|--------|---------------|-------------------------------------------------|-----------------------|--------|----|--|
| V(ESD) | discharge     | 001 <sup>(1)</sup>                              | Bus terminals and GND | ±10000 | V  |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Copyright © 2003–2015, Texas Instruments Incorporated

Product Folder Links: SN65HVD1176 SN75HVD1176

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.



### 6.3 Recommended Operating Conditions

|                   |                                     |                     | MIN  | NOM | MAX      | UNIT |
|-------------------|-------------------------------------|---------------------|------|-----|----------|------|
| $V_{CC}$          | Supply voltage                      |                     | 4.75 | 5   | 5.25     | V    |
|                   | Voltage at either bus I/O terminal  | A, B                | -7   |     | 12       | V    |
| $V_{IH}$          | High-level input voltage            | D, DE, RE           | 2    |     | $V_{CC}$ | V    |
| $V_{IL}$          | Low-level input voltage             | D, DE, RE           | 0    |     | 8.0      | V    |
| $V_{IL}$          | Differential input voltage          | A with respect to B | -12  |     | 12       | V    |
| I <sub>O</sub>    | •                                   | Driver              | -70  |     | 70       | mA   |
|                   | Output current                      | Receiver            | -8   |     | 8        | mA   |
| _                 | l                                   | SN65HVD1176         | -40  |     | 130      | °C   |
| IJ                | Junction temperature (1) SN75HVD117 | SN75HVD1176         | 0    |     | 130      | °C   |
| $R_L$             | Differential load resistance        |                     | 54   |     |          | Ω    |
| 1/t <sub>U1</sub> | Signaling rate                      |                     |      |     | 40       | Mbps |

<sup>(1)</sup> See the *Power Dissipation* table for more information on maintenance of this requirement.

#### 6.4 Thermal Information

|                      | 40                                                         | SN65HVD1176,<br>SN75HVD1176              |        |      |
|----------------------|------------------------------------------------------------|------------------------------------------|--------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                              | D (SOIC)                                 | UNIT   |      |
|                      |                                                            |                                          | 8 PINS |      |
| D                    | Junction-to-ambient thermal resistance (2)                 | Low-K board <sup>(3)</sup> , no air flow | 208.3  | °C/W |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (*)                 | High-K board (4), no air flow            | 104.7  | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance                  |                                          | 45.8   | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance                       | High-K board                             | 45.9   | °C/W |
| ΨЈТ                  | Ψ <sub>JT</sub> Junction-to-top characterization parameter |                                          | 5.7    | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter               | ·                                        | 45.2   | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

Copyright © 2003-2015, Texas Instruments Incorporated

The intent of R<sub>BJA</sub> specification is solely for a thermal performance comparison of one package to another in a standardized environment. This methodology is not meant to and will not predict the performance of a package in an application-specific environment. JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.

<sup>(4)</sup> JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.



### 6.5 Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                                            | PARAMETER                                                               | TES                                                                 | ST CONDITIONS                                                                                                   | MIN  | TYP <sup>(1)</sup> | MAX      | UNIT                |
|--------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|--------------------|----------|---------------------|
| DRIVER                                     |                                                                         |                                                                     |                                                                                                                 |      |                    |          |                     |
| Vo                                         | Open-circuit output voltage                                             | A or B                                                              | No load                                                                                                         | 0    |                    | $V_{CC}$ | V                   |
|                                            |                                                                         | R <sub>L</sub> = 54 Ω                                               | See Figure 6                                                                                                    | 2.1  | 2.9                |          | V                   |
| $ V_{OD(SS)} $                             | Steady-state differential output voltage magnitude                      | With common-mode<br>(V <sub>TEST</sub> from –7 V to<br>See Figure 7 |                                                                                                                 | 2.1  | 2.7                |          | V                   |
| $\Delta  V_{OD(SS)} $                      | Change in steady-state differential output voltage between logic states | See Figure 6 and F                                                  | igure 11                                                                                                        | -0.2 | 0                  | 0.2      | V                   |
| V <sub>OC(SS)</sub>                        | Steady-state common-mode output voltage                                 | See Figure 10                                                       |                                                                                                                 | 2    | 2.5                | 3        | V                   |
| $\Delta V_{OC(SS)}$                        | Change in steady-state common-mode output voltage                       | See Figure 10                                                       |                                                                                                                 | -0.2 | 0                  | 0.2      | V                   |
| V <sub>OC(PP)</sub>                        | Peak-to-peak common-mode output voltage                                 | See Figure 10                                                       |                                                                                                                 |      | 0.5                |          | V                   |
| V <sub>OD(RING)</sub>                      | Differential output voltage over and under shoot                        | $R_L = 54 \Omega$ , $C_L = 50$<br>See Figure 11                     | pF                                                                                                              |      |                    | 10%      | V <sub>OD(PP)</sub> |
| I <sub>I</sub>                             | Input current                                                           | D, DE                                                               |                                                                                                                 | -50  |                    | 50       | μΑ                  |
| I <sub>OS(P)</sub>                         | Peak short-circuit output current                                       | DE at V <sub>CC</sub> ,<br>See Figure 13                            | V <sub>OS</sub> = -7 V to 12 V                                                                                  | -250 |                    | 250      | mA                  |
|                                            | Ctooky atota about sixuvit autout augreet                               | DE at V <sub>CC</sub> ,                                             | V <sub>OS</sub> > 4 V,<br>Output driving low                                                                    | 60   | 90                 | 135      | mA                  |
| los(ss)                                    | Steady-state short-circuit output current                               | See Figure 13                                                       | VOS < 1 V,<br>Output driving high                                                                               | -135 | -90                | -60      | mA                  |
| RECEIVER                                   |                                                                         |                                                                     |                                                                                                                 |      |                    |          |                     |
| V <sub>IT(+)</sub>                         | Positive-going differential input voltage threshold                     | SeeFigure 14                                                        | $V_{O} = 2.4 \text{ V}, I_{O} = -8 \text{ mA}$                                                                  |      | -80                | -20      | mV                  |
| V <sub>IT(-)</sub>                         | Negative-going differential input voltage threshold                     |                                                                     | $V_{O} = 0.4 \text{ V}, I_{O} = 8 \text{ mA}$                                                                   | -200 | -120               |          | mV                  |
| V <sub>HYS</sub>                           | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> )               |                                                                     |                                                                                                                 |      | 40                 |          | mV                  |
| V <sub>OH</sub>                            | High-level output voltage                                               | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> =<br>See Figure 14        | = –8 mA,                                                                                                        | 4    | 4.6                |          | V                   |
| V <sub>OL</sub>                            | Low-level output voltage                                                | V <sub>ID</sub> = -200 mV, I <sub>OL</sub><br>See Figure 14         | = 8 mA,                                                                                                         |      | 0.2                | 0.4      | V                   |
| I <sub>A</sub> , I <sub>B</sub>            |                                                                         | $V_1 = -7 \text{ V to } 12 \text{ V},$                              | V <sub>CC</sub> = 4.75 V to 5.25 V                                                                              | -160 |                    | 200      |                     |
| I <sub>A(OFF)</sub><br>I <sub>B(OFF)</sub> | Bus pin input current                                                   | Other input = 0 V                                                   | V <sub>CC</sub> = 0 V                                                                                           | -160 |                    | 200      | μΑ                  |
| I <sub>I</sub>                             | Receiver enable input current                                           | RE                                                                  |                                                                                                                 | -50  |                    | 50       | μΑ                  |
| l <sub>oz</sub>                            | High-impedance - state output current                                   | RE = V <sub>CC</sub>                                                |                                                                                                                 | -1   |                    | 1        | μA                  |
| R <sub>I</sub>                             | Input resistance                                                        |                                                                     |                                                                                                                 | 60   |                    |          | kΩ                  |
| C <sub>ID</sub>                            | Differential input capacitance                                          |                                                                     | Test input signal is a 1.5-MHz sine wave with amplitude 1 V <sub>PP</sub> , capacitance measured across A and B |      | 7                  | 10       | pF                  |
| C <sub>MR</sub>                            | Common mode rejection                                                   | See Figure 16                                                       |                                                                                                                 |      | 4                  |          | V                   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and 25°C.



# 6.6 Supply Current

|     | PARAMETER                     | TEST CONDITIONS                                                                                                 | MIN | TYP | MAX | UNIT |
|-----|-------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Icc | Supply Current <sup>(1)</sup> | Driver and receiver, $\overline{\text{RE}}$ at 0 V, DE at V <sub>CC</sub> , All other inputs open, no load      |     | 4   | 6   | mA   |
|     |                               | Driver only, $\overline{\text{RE}}$ at $V_{\text{CC}}$ , DE at $V_{\text{CC}}$ , All other inputs open, no load |     | 3.8 | 6   | mA   |
|     |                               | Receiver only, $\overline{\text{RE}}$ at 0 V, DE at 0 V, All other inputs open, no load                         |     | 3.6 | 6   | mA   |
|     |                               | Standby only, $\overline{\text{RE}}$ at V <sub>CC</sub> , DE at 0 V, All other inputs open                      |     | 0.2 | 5   | μΑ   |

<sup>(1)</sup> Over recommended operating conditions

# 6.7 Power Dissipation

over recommended operating conditions (unless otherwise noted)

|                | PARAMETER                  |                | TEST CONDITIONS                                                                                                              | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------|----------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| $P_D$          | Device power dissipation   |                | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, 0 V to 3 V,<br>15 MHz, 50% duty cycle square wave<br>input, driver and receiver enabled |     | 277                | 318 | mW   |
|                |                            | SN65HVD1176    | Low-K board, no air flow,<br>P <sub>D</sub> = 318 mW                                                                         | -40 |                    | 64  | °C   |
| _              | Ambient air temperature    |                | High-K board, no air flow,<br>P <sub>D</sub> = 318 mW                                                                        | -40 |                    | 89  | °C   |
| T <sub>A</sub> |                            | 0175111/104470 | Low-K board, no air flow,<br>P <sub>D</sub> = 318 mW                                                                         | 0   |                    |     | °C   |
|                |                            | SN75HVD1176    | High-K board, no air flow,<br>P <sub>D</sub> = 318 mW                                                                        | 0   |                    |     | °C   |
| $T_{SD}$       | Thermal shut down junction | temperature    |                                                                                                                              |     | 150                |     | °C   |

<sup>(1)</sup> All typical values are with  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

# 6.8 Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                                                                                        | PARAMETER                                                                 | TEST COND                                             | ITIONS    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------|-----------|-----|--------------------|-----|------|
| DRIVER                                                                                 |                                                                           |                                                       |           |     |                    |     |      |
| t <sub>PLH</sub>                                                                       | Propagation delay time low-level-to-high-level output                     |                                                       |           | 4   | 7                  | 10  | ns   |
| t <sub>PHL</sub>                                                                       | Propagation delay time high-level-to-low-level output                     | $R_L = 54 \Omega, C_L = 50 pF,$ See Figure 8          |           | 4   | 7                  | 10  | ns   |
| t <sub>sk(p)</sub>                                                                     | Pulse skew   t <sub>PLH</sub> - t <sub>PHL</sub>                          |                                                       |           |     | 0                  | 2   | ns   |
| t <sub>r</sub>                                                                         | Differential output rise time                                             |                                                       |           | 2   | 3                  | 7.5 | ns   |
| t <sub>f</sub>                                                                         | Differential output fall time                                             |                                                       | 2         | 3   | 7.5                | ns  |      |
| $t_{t(MLH)}, t_{t(MHL)}$                                                               | Output transition skew                                                    | See Figure 9                                          |           |     | 0.2                | 1   | ns   |
| $\begin{array}{c} t_{p(AZH)}, \ t_{p(BZH)} \\ t_{p(AZL)}, \ t_{p(BZL)} \end{array}$    | Propagation delay time, high-impedance-to-active output                   | $R_L = 110 \Omega$ , $\overline{\Omega} = 100 \Omega$ |           | 10  | 20                 | ns  |      |
| $\begin{array}{c} t_{p(AHZ)}, \ t_{p(BHZ)} \\ t_{p(ALZ)}, \ t_{p(BLZ)} \end{array}$    | Propagation delay time, active-to- high-impedance output                  |                                                       |           |     | 10                 | 20  | ns   |
| $\begin{aligned}  t_{p(AZL)} - t_{p(BZH)}  \\  t_{p(AZH)} - t_{p(BZL)}  \end{aligned}$ | Enable skew time                                                          | See Figure 12                                         | RE at 0 V |     | 0.55               | 1.5 | ns   |
| $\begin{array}{l}  t_{p(ALZ)} - t_{p(BHZ)}  \\  t_{p(AHZ)} - t_{p(BLZ)}  \end{array}$  | Disable skew time                                                         | $R_L = 110 \Omega,$ $C_L = 50 pF$                     |           |     |                    | 2.5 | ns   |
| $\begin{array}{l} t_{p(AZH)}, \ t_{p(BZH)} \\ t_{p(AZL)}, \ t_{p(BZL)} \end{array}$    | Propagation delay time, high-impedance-to-active output (from sleep mode) | $R_{L} = 110 \Omega,$                                 | RE at 5 V |     | 1                  | 4   | μs   |
| $\begin{array}{l} t_{p(AHZ)}, \ t_{p(BHZ)} \\ t_{p(ALZ)}, \ t_{p(BLZ)} \end{array}$    | Propagation delay time, active-output-to high-impedance (to sleep mode)   | C <sub>L</sub> = 50 pF<br>See Figure 12               | NE at 5 V |     | 30                 | 50  | ns   |
| t <sub>(CFB)</sub>                                                                     | Time from application of short-circuit to current foldback                | See Figure 13                                         |           |     | 0.5                |     | μs   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$  and  $25^{\circ}\text{C}$ .



# **Switching Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                  | TEST CONDITIONS                         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|------------------------------------------------------------|-----------------------------------------|-----|--------------------|-----|------|
| t <sub>(TSD)</sub> | Time from application of short-circuit to thermal shutdown | T <sub>A</sub> = 25°C,<br>See Figure 13 | 100 |                    |     | μs   |

Product Folder Links: SN65HVD1176 SN75HVD1176



# **Switching Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                                       | TEST CONDITIONS         | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------------|-------------------------|-----|--------------------|-----|------|
| RECEIVER           |                                                                                 |                         |     |                    |     |      |
| t <sub>PLH</sub>   | Propagation delay time, low-to-high level output                                |                         |     | 20                 | 25  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high-to-low level output                                |                         |     | 20                 | 25  | ns   |
| t <sub>sk(p)</sub> | Pulse skew   t <sub>PLH</sub> - t <sub>PHL</sub>                                | See Figure 15           |     | 1                  | 2   | ns   |
| t <sub>r</sub>     | Receiver output voltage rise time                                               |                         |     | 2                  | 4   | ns   |
| t <sub>f</sub>     | Receiver output voltage fall time                                               |                         |     | 2                  | 4   | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-impedance-to-high-level output                     | DE at V <sub>CC</sub> , |     |                    | 20  | ns   |
| t <sub>PHZ</sub>   | Propagation delay time, high-level-to-high-impedance output                     | See Figure 18           |     |                    | 20  | ns   |
| t <sub>PZL</sub>   | Propagation delay time, high-impedance-to-low-level output                      | DE at V <sub>CC</sub> , |     |                    | 20  | ns   |
| t <sub>PLZ</sub>   | Propagation delay time, low-level-to-high-impedance output                      | See Figure 19           |     |                    | 20  | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-impedance-to-high-level output (standby to active) | DE at 0 V,              |     | 1                  | 4   | μs   |
| t <sub>PHZ</sub>   | Propagation delay time, high-level-to-high-impedance output (active to standby) | See Figure 17           |     | 13                 | 20  | ns   |
| t <sub>PZL</sub>   | Propagation delay time, high-impedance-to-low-level output (standby to active)  | DE at 0 V,              |     | 2                  | 4   | μs   |
| t <sub>PLZ</sub>   | Propagation delay time, low-level-to-high-impedance output (active to standby)  | See Figure 17           |     | 13                 | 20  | ns   |



### 6.9 Typical Characteristics



66 IDD - Driver Supply Current - mArms 64 62 60 58 T<sub>A</sub> = 25°C DE and RE at 5 V 56 Input 0 V to 3 V PRBS 54 20 30 40 10 50 Signaling Rate - Mbps

Figure 1. Differential Output Voltage vs Load Current







Figure 3. Driver Output Transition Skew vs Free-Air Temperature

Figure 4. Driver Rise, Fall Time vs Free-Air Temperature



Figure 5. Driver Enable Skew vs Free-Air Temperature



### 7 Parameter Measurement Information

# **NOTE**

Test load capacitance includes probe and jig capacitance (unless otherwise specified).

Signal generator characteristics: rise and fall time < 6 ns, pulse rate 100 kHz, 50% duty cycle,  $Z_0 = 50 \Omega$  (unless otherwise specified).



Figure 6. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub> Without Common-Mode Loading



Figure 7. Driver Test Circuit, VoD With Common-Mode Loading



Figure 8. Driver Switching Test Circuit and Rise/Fall Time Measurement





Figure 9. Driver Switching Waveforms for Propagation Delay and Output Midpoint Time Measurements



Figure 10. Driver V<sub>OC</sub> Test Circuit and Waveforms



(1)  $V_{OD(RING)}$  is measured at four points on the output waveform, corresponding to overshoot and undershoot from the  $V_{OD(H)}$  and  $V_{OD(L)}$  steady state values.

Figure 11.  $V_{\text{OD(RING)}}$  Waveform and Definitions





Figure 12. Driver Enable/Disable Test



Figure 13. Driver Short-Circuit Test Circuit and Waveforms (Short Circuit applied at Time t = 0)



Figure 14. Receiver DC Parameter Definitions





Figure 15. Receiver Switching Test Circuit and Waveforms



Figure 16. Receiver Common-Mode Rejection Test Circuit





Figure 17. Receiver Enable Time From Standby (Driver Disabled)



Figure 18. Receiver Enable Test Circuit and Waveforms, Data Output High (Driver Active)





Figure 19. Receiver Enable Test Circuit and Waveforms, Data Output Low (Driver Active)



Figure 20. Test Circuit and Waveforms, Transient Overvoltage Test



### 8 Detailed Description

#### 8.1 Overview

The SNx5HVD1176 device is a 5-V, half-duplex, RS-485 transceiver optimized for use in PROFIBUS (EN50170) applications and suitable for data transmission up to 40 Mbps.

The driver output differential voltage exceeds the PROFIBUS requirement of 2.1 V with a  $54-\Omega$  load, and the low transceiver output capacitance of 10 pF supports the PROFIBUS requirements for maximum bus capacitance across various data rates.

This device has an active-high driver enable and an active-low receiver enable. A standby current of less than 5 µA can be achieved by disabling both driver and receiver.

### 8.2 Functional Block Diagram



Figure 21. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

Internal ESD protection circuits protect the transceiver bus terminals against ±10-kV Human Body Model (HBM) electrostatic discharges and all other pins up to ±4 kV.

The SN65HVD1176 device provides internal biasing of the receiver input thresholds for open-circuit, bus-idle, or short-circuit failsafe conditions, and a typical receiver hysteresis of 40 mV.

#### 8.4 Device Functional Modes

Table 1. Driver Function Table (1)

| INPUT | ENABLE | OUTF | PUTS |
|-------|--------|------|------|
| D     | DE     | Α    | В    |
| Н     | Н      | Н    | L    |
| L     | Н      | L    | Н    |
| X     | L      | Z    | Z    |
| X     | OPEN   | Z    | Z    |
| OPEN  | Н      | Н    | L    |

<sup>(1)</sup> H = high level, L = low level, X = don't care,

Z = high impedance (off)



Table 2. Receiver Function Table<sup>(1)</sup>

| DIFFRENTIAL INPUT V <sub>ID</sub> = (V <sub>A</sub> - V <sub>B</sub> ) | ENABLE<br>RE | OUTPUT<br>R |
|------------------------------------------------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ -0.02 V                                              | L            | Н           |
| -0.2 V < V <sub>ID</sub> < -0.02 V                                     | L            | ?           |
| V <sub>ID</sub> ≤ -0.2 V                                               | L            | L           |
| X                                                                      | Н            | Z           |
| X                                                                      | OPEN         | Z           |
| Open Circuit                                                           | L            | Н           |
| Short Circuit                                                          | L            | Н           |
| Idle (terminated) bus                                                  | L            | Н           |

(1) H = high level, L = low level, X = don't care, Z = high impedance (off), ? = indeterminate



Figure 22. Equivalent Input and Output Schematic Diagrams



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SN65HVD1176 device is a half-duplex RS-485 transceiver commonly used for asynchronous data transmissions. The driver- and receiver-enable pins allow for the configuration of different operating modes.



Figure 23. Half-Duplex Transceiver Configurations

Using independent enable lines provides the most flexible control because it allows the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not.

Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high and as a receiver when the direction-control line is low.

Additionally, only one line is required when connecting the receiver-enable input to ground and controlling only the driver-enable input. In this configuration, a node receives the data from the bus and the data it sends; the node can also verify that the correct data has been transmitted.

#### 9.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor  $R_T$ ) whose value matches the characteristic impedance ( $Z_0$ ) of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 24. Typical RS-485 Network With Half-Duplex Transceivers



# **Typical Application (continued)**

The PROFIBUS standard extends RS-485 by specifying the value of the termination resistor, the characteristic impedance of the bus cable, and the value of fail-safe termination at both ends of the bus.

PROFIBUS requires that  $220-\Omega$  termination resistors be placed at both ends of the bus, the bus cable impedance be between 135  $\Omega$  and 165  $\Omega$ , and that 390- $\Omega$  fail-safe resistors be placed on both the A and B lines at both ends of the bus.



Figure 25. Typical PROFIBUS network

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 9.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and bus length, that is, the higher the data rate, the shorter the cable length. Conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 26. Cable Length vs Data Rate Characteristic



### Typical Application (continued)

#### 9.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

$$L_{stub} \le 0.1 \times t_r \times v \times c \tag{1}$$

where:

t<sub>r</sub> is the 10/90 rise time of the driver

c is the speed of light (3  $\times$  10<sup>8</sup> m/s)

v is the signal velocity of the cable or trace as a factor of c

Per Equation 1, the maximum recommended stub length for the minimum driver output rise time of the SN65HVD1176 device for a signal velocity of 78% is 0.05 meters (0.16 feet).

### 9.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 kΩ. Because the SN65HVD1176 device is a 1/5 UL transceiver, it is possible to connect up to 160 receivers to the bus.

#### 9.2.1.4 Receiver Failsafe

The differential receiver of the SN65HVD1176 device is *failsafe* to invalid bus states caused by the following:

- Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic-high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the input-indeterminate range does not include zero volts differential.

To comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input VID is more positive than +200 mV, and must output a low when V<sub>ID</sub> is more negative than -200 mV. The receiver parameters that determine the fail-safe performance are V<sub>IT(+)</sub> and V<sub>IT(-)</sub>.

As shown in *Electrical Characteristics*, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than -20 mV will always cause a high receiver output. Thus, when the differential input signal is close to zero, it is still above the maximum V<sub>IT(+)</sub> threshold of -20 mV, and the receiver output will be high.

Submit Documentation Feedback

Copyright © 2003-2015, Texas Instruments Incorporated



### **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

To protect bus nodes against high-energy transients, the implementation of external transient protection devices is necessary.



Figure 27. Transient Protection Against ESD, EFT, and Surge Transients

Figure 27 shows a protection circuit against 10-kV ESD (IEC 61000-4-2), 4-kV EFT (IEC 61000-4-4), and 1-kV surge (IEC 61000-4-5) transients. Table 3 lists the associated Bill of Materials.

Table 3. Bill of Materials

| Device | Function                                 | Order Number       | Manufacturer |
|--------|------------------------------------------|--------------------|--------------|
| XCVR   | 5-V, 40-Mbps ProfiBus Transceiver        | SN65HVD1176        | TI           |
| R1, R2 | 10-Ω, Pulse-Proof Thick-Film Resistor    | CRCW0603010RJNEAHP | Vishay       |
| TVS    | Bidirectional 400-W Transient Suppressor | CDSOT23-SM712      | Bourns       |

### 9.2.3 Application Curve

Figure 28 demonstrates operation of the SN65HVD1179 at a signaling rate of 40 Mbps.



Figure 28. Differential Output of SN65HVD1176 Operation at 40 Mbps



# 10 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply must be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76350 device is a linear voltage regulator suitable for the 5-V supply.

### Layout

### 11.1 Layout Guidelines

On-chip IEC-ESD protection is sufficient for laboratory and portable equipment but insufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus-node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from entering the board.
- 2. Use VCC and ground planes to provide low-inductance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the VCC pins of the transceiver, the UART, or the controller ICs on the board.
- 5. Use at least two vias for VCC and ground connections of bypass capacitors and protection devices to minimize effective via inductance.
- 6. Use  $1-k\Omega$  to  $10-k\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- 7. Insert series pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) that reduce the transients to a few hundred volts of clamping voltage and transient blocking units (TBUs) that limit transient current to less than 1 mA.

#### 11.2 Layout Example



Figure 29. SNx5HVD08 Layout Example



## 12 Device and Documentation Support

#### 12.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 12.2 Documentation Support

For related documentation see the following: ISO1176 ISOLATED RS-485 PROFIBUS TRANSCEIVER (SLLS897)

#### 12.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|---------------------|------------------|---------------------|
| SN65HVD1176 | Click here     | Click here   | Click here          | Click here       | Click here          |
| SN75HVD1176 | Click here     | Click here   | Click here          | Click here       | Click here          |

### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

PROFIBUS is a registered trademark of PROFIBUS Nutzerorganisation e.V..

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN65HVD1176 SN75HVD1176

www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN65HVD1176D     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DG4   | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DR    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN65HVD1176DRG4  | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | VP1176                  | Samples |
| SN75HVD1176D     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |
| SN75HVD1176DR    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |
| SN75HVD1176DRG4  | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | VN1176                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

www.ti.com 13-Aug-2021

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD1176DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75HVD1176DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD1176DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75HVD1176DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD1176D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD1176DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75HVD1176D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated