



## +5V Precision VOLTAGE REFERENCE

### FEATURES

- **OUTPUT VOLTAGE:  $+5V \pm 0.2\%$  max**
- **EXCELLENT TEMPERATURE STABILITY:  $10\text{ppm}/^\circ\text{C}$  max ( $-40^\circ\text{C}$  to  $+85^\circ\text{C}$ )**
- **LOW NOISE:  $10\mu\text{V}_{\text{PP}}$  max (0.1Hz to 10Hz)**
- **EXCELLENT LINE REGULATION:  $0.01\%/\text{V}$  max**
- **EXCELLENT LOAD REGULATION:  $0.008\%/\text{mA}$  max**
- **LOW SUPPLY CURRENT: 1.4mA max**
- **SHORT-CIRCUIT PROTECTED**
- **WIDE SUPPLY RANGE: 8V to 40V**
- **INDUSTRIAL TEMPERATURE RANGE:  $-40^\circ\text{C}$  to  $+85^\circ\text{C}$**
- **PACKAGE OPTIONS: DIP-8, SO-8**

### APPLICATIONS

- **PRECISION REGULATORS**
- **CONSTANT CURRENT SOURCE/SINK**
- **DIGITAL VOLTMETERS**
- **V/F CONVERTERS**
- **A/D AND D/A CONVERTERS**
- **PRECISION CALIBRATION STANDARD**
- **TEST EQUIPMENT**

### DESCRIPTION

The REF02 is a precision 5V voltage reference. The drift is laser trimmed to  $10\text{ppm}/^\circ\text{C}$  max over the extended industrial and military temperature range. The REF02 provides a stable 5V output that can be externally adjusted over a  $\pm 6\%$  range with minimal effect on temperature stability. The REF02 operates from a single supply with an input range of 8V to 40V with a very low current drain of 1mA, and excellent temperature stability due to an improved design. Excellent line and load regulation, low noise, low power, and low cost make the REF02 the best choice whenever a 5V voltage reference is required. Available package options are DIP-8 and SO-8. The REF02 is an ideal choice for portable instrumentation, temperature transducers, Analog-to-Digital (A/D) and Digital-to-Analog (D/A) converters, and digital voltmeters.



+5V Reference with Trimmed Output



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

# SPECIFICATIONS

## ELECTRICAL

At  $T_A = +25^\circ\text{C}$  and  $V_{IN} = +15\text{V}$  power supply, unless otherwise noted.

| PARAMETER                                                                                                                    | CONDITIONS                                                                     | REF02A  |                |                | REF02B |           |                | UNITS                              |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------|----------------|----------------|--------|-----------|----------------|------------------------------------|
|                                                                                                                              |                                                                                | MIN     | TYP            | MAX            | MIN    | TYP       | MAX            |                                    |
| <b>OUTPUT VOLTAGE</b><br>Change with Temperature <sup>(1, 2)</sup> ( $\Delta V_{OT}$ )<br>−40°C to +85°C                     | $I_{LOAD} = 0\text{mA}$                                                        | 4.985   | 5.0            | 5.015          | 4.990  | *         | 5.010          | V                                  |
|                                                                                                                              |                                                                                |         | 0.05           | 0.19           |        | 0.05      | 0.13           | %                                  |
| <b>OUTPUT VOLTAGE DRIFT<sup>(3)</sup></b><br>−40°C to +85°C ( $TCV_O$ )                                                      |                                                                                |         | 4              | 15             |        | 4         | 10             | $\pm\text{ppm}/^\circ\text{C}$     |
| <b>LONG-TERM STABILITY</b><br>First 1000h<br>Second 1000h                                                                    | 2000h Test                                                                     |         | 100<br>50      |                |        | 100<br>50 |                | $\pm\text{ppm}$<br>$\pm\text{ppm}$ |
| <b>OUTPUT ADJUSTMENT RANGE</b>                                                                                               | $R_{POT} = 10\text{k}\Omega^{(6)}$                                             | $\pm 3$ | $\pm 6$        |                | *      | *         |                | %                                  |
| <b>CHANGE IN <math>V_O</math> TEMP COEFFICIENT WITH OUTPUT ADJUSTMENT</b><br>( $-55^\circ\text{C}$ to $+125^\circ\text{C}$ ) | $R_{POT} = 10\text{k}\Omega$                                                   |         | 0.7            |                |        | *         |                | ppm/%                              |
| <b>OUTPUT VOLTAGE NOISE</b>                                                                                                  | 0.1Hz to 10Hz <sup>(5)</sup>                                                   |         | 4              | 10             |        | *         | *              | $\mu\text{V}_{PP}$                 |
| <b>LINE REGULATION<sup>(4)</sup></b><br>−40°C to +85°C                                                                       | $V_{IN} = 8\text{V}$ to $33\text{V}$<br>$V_{IN} = 8.5\text{V}$ to $33\text{V}$ |         | 0.006<br>0.008 | 0.010<br>0.012 |        | *         | *              | %/V                                |
| <b>LOAD REGULATION<sup>(4)</sup></b><br>−40°C to +85°C                                                                       | $I_L = 0\text{mA}$ to $+10\text{mA}$<br>$I_L = 0\text{mA}$ to $+10\text{mA}$   |         | 0.005<br>0.007 | 0.010<br>0.012 |        | *         | 0.008<br>0.010 | %/mA                               |
| <b>TURN-ON SETTLING TIME</b>                                                                                                 | To $\pm 0.1\%$ of Final Value                                                  |         | 5              |                |        | *         |                | $\mu\text{s}$                      |
| <b>QUIESCENT CURRENT</b>                                                                                                     | No Load                                                                        |         | 1.0            | 1.4            |        | *         | *              | mA                                 |
| <b>LOAD CURRENT (SOURCE)</b>                                                                                                 |                                                                                | 10      | 21             |                | *      | *         |                | mA                                 |
| <b>LOAD CURRENT (SINK)</b>                                                                                                   |                                                                                | −0.3    | −0.5           |                | *      | *         |                | mA                                 |
| <b>SHORT-CIRCUIT CURRENT</b>                                                                                                 | $V_{OUT} = 0$                                                                  |         | 30             |                |        | *         |                | mA                                 |
| <b>POWER DISSIPATION</b>                                                                                                     | No Load                                                                        |         | 15             | 21             |        | *         | *              | mW                                 |
| <b>TEMPERATURE VOLTAGE OUTPUT<sup>(7)</sup></b>                                                                              |                                                                                |         | 630            |                |        | *         |                | mV                                 |
| <b>TEMPERATURE COEFFICIENT</b><br>of Temperature Pin Voltage<br>−55°C to +125°C                                              |                                                                                |         | 2.1            |                |        |           |                | $\text{mV}/^\circ\text{C}$         |
| <b>TEMPERATURE RANGE</b><br>Specification<br>REF02A, B, C                                                                    |                                                                                | −40     |                | +85            | *      |           | *              | $^\circ\text{C}$                   |

NOTES: (1)  $\Delta V_{OT}$  is defined as the absolute difference between the maximum output and the minimum output voltage over the specified temperature range expressed as a percentage of 5V:

$$\Delta V_O = \left| \frac{V_{MAX} - V_{MIN}}{5V} \right| \times 100$$

(2)  $\Delta V_{OT}$  specification applies trimmed to +5.000V or untrimmed.

(3)  $TCV_O$  is defined as  $\Delta V_{OT}$  divided by the temperature range.

(4) Line and load regulation specifications include the effect of self heating.

(5) Sample tested.

(6) 10kΩ potentiometer connected between  $V_{OUT}$  and ground with wiper connected to Trim pin. See figure on page 1.

(7) Pin 3 is insensitive to capacitive loading. The temperature voltage will be modified by 7mV for each  $\mu\text{A}$  of loading.

## ABSOLUTE MAXIMUM RATINGS

|                                                        |       |                |
|--------------------------------------------------------|-------|----------------|
| Input Voltage                                          | ..... | +40V           |
| Operating Temperature<br>P, U                          | ..... | -40°C to +85°C |
| Storage Temperature Range<br>P, U                      | ..... | -65°C to +125° |
| Output Short Circuit Duration (to Ground or $V_{IN}$ ) | ..... | Indefinite     |
| Junction Temperature                                   | ..... | -65°C to +150° |
| $\theta_{JA}$ P                                        | ..... | 120°C/W        |
| U                                                      | ..... | 80°C/W         |
| Lead Temperature (soldering, 60s)                      | ..... | +300°C         |

## PIN CONFIGURATIONS



## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | $V_{OUT}$ at 25°C | MAX DRIFT<br>(ppm/°C) | PACKAGE | PACKAGE<br>DRAWING<br>DESIGNATOR | SPECIFICATION<br>TEMPERATURE<br>RANGE |
|---------|-------------------|-----------------------|---------|----------------------------------|---------------------------------------|
| REF02AU | 5V±15mV           | ±15                   | SO-8    | D                                | -40°C to +85°C                        |
| REF02BU | 5V±10mV           | ±10                   | SO-8    | D                                | -40°C to +85°C                        |
| REF02AP | 5V±15mV           | ±15                   | DIP-8   | P                                | -40°C to +85°C                        |
| REF02BP | 5V±10mV           | ±10                   | DIP-8   | P                                | -40°C to +85°C                        |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI website at [www.ti.com](http://www.ti.com).

# TYPICAL PERFORMANCE CURVES

AT  $T_A = +25^\circ\text{C}$ , unless otherwise noted.



# TYPICAL PERFORMANCE CURVES (Cont.)

At  $T_A = +25^\circ\text{C}$ , unless otherwise noted.



## TYPICAL PERFORMANCE CURVES (Cont.)

At  $T_A = +25^\circ\text{C}$ , unless otherwise noted.



## OUTPUT ADJUSTMENT

The REF02 trim terminal can be used to adjust the voltage over a  $5V \pm 150mV$  range. This feature allows the system designer to trim system errors by setting the reference to a voltage other than 5V, including 5.12V<sup>(1)</sup> for binary applications (see circuit on page 1).

Adjustment of the output does not significantly affect the temperature performance of the device. The temperature coefficient change is approximately 0.7ppm/ $^{\circ}C$  for 100mV of output adjustment.

NOTE: (1) 20mV LSB for 8-bit applications.



FIGURE 1. Burn-In Circuit.

## REFERENCE STACKING PROVIDES OUTSTANDING LINE REGULATION

By stacking two REF01s and one REF02, a systems designer can achieve 5V, 15V, and 25V outputs. One very important advantage of this circuit is the near-perfect line regulation at 5V and 15V outputs. This circuit can accept a 27V to 55V change to the input with less than the noise voltage as a change to the output voltage.  $R_B$ , a load bypass resistor, supplies current  $I_{SY}$  for the 15V regulator.

Any number of REF01s and REF02s can be stacked in this configuration. For example, if ten devices are stacked in this configuration, ten 5V or five 10V outputs are achieved. The line voltage may range from 100V to 130V. Care should be exercised to insure that the total load currents do not exceed the maximum usable current, which is typically 21mA.

## TYPICAL APPLICATIONS



FIGURE 2.  $\pm 5V$  Precision Reference.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| REF02AP          | ACTIVE        | PDIP         | P                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   |              | REF02AP                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02APG4        | ACTIVE        | PDIP         | P                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   |              | REF02AP                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02AU          | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02AU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02AU/2K5      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02AU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02AU/2K5E4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02AU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02AUE4        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02AU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02AUG4        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02AU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BP          | ACTIVE        | PDIP         | P                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   |              | REF02BP                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BU          | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02BU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BU/2K5      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02BU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BU/2K5E4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02BU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BUE4        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02BU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| REF02BUG4        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 85    | REF<br>02BU             | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2) RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3) MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| REF02AU/2K5 | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| REF02BU/2K5 | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| REF02AU/2K5 | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |
| REF02BU/2K5 | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| REF02AP   | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| REF02APG4 | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| REF02AU   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF02AUE4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF02AUG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF02BP   | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| REF02BU   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF02BUE4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| REF02BUG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



# PACKAGE OUTLINE

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001 variation BA.

4040082/E 04/2010

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated