

# TMP114 具有 I<sup>2</sup>C 接口的超薄、1.2V 至 1.8V 电源、高精度数字温度传感器

## 1 特性

- 高精度
  - TMP114 :
    - 10°C 至 85°C 范围内为  $\pm 0.3^\circ\text{C}$  (最大值)
    - 40°C 至 125°C 范围内为  $\pm 0.5^\circ\text{C}$  (最大值)
  - TMP114N :
    - 40°C 至 125°C 范围内为  $\pm 1^\circ\text{C}$  (最大值)
- 工作温度范围 : -40°C 至 125°C
- 16 位分辨率 : 0.0078°C (LSB)
- 低功耗 :
  - 0.7 $\mu\text{A}$  平均电源电流
  - 0.16 $\mu\text{A}$  关断电流
- 电源电压范围 : 1.08V 至 1.98V
- 不依赖电源电压的 1.2V 兼容逻辑输入
- 与 I<sup>2</sup>C 和 SMBus 兼容的接口
- 50ns 尖峰滤波器可在 I3C 混合总线上共存
- 可选的循环冗余校验 (CRC)
- 300ms 响应时间
- 可调平均值
- 可调的转换时间和周期
- 连续或单次触发转换模式
- 具有迟滞的温度警报状态
- NIST 可追溯
- 高度为 0.15mm 的超薄型 4 焊球 PicoStar (DSBGA) 封装

## 2 应用

- 手机
- 固态硬盘 (SSD)
- 可穿戴健身和活动监测仪
- 便携式电子产品
- 机顶盒 (STB)
- 笔记本电脑
- IP 摄像机
- 数码相机

## 3 说明

TMP114 是一款高精度、与 I<sup>2</sup>C 兼容的数字温度传感器，采用超薄 (0.15mm) 4 引脚封装。TMP114 封装具有小巧的尺寸和低矮的高度，可优化体积受限的系统，并使传感器能够以新颖的方式放置在其他表面贴装元件下，从而实现快速准确的温度测量。

TMP114 的精度为  $\pm 0.3^\circ\text{C}$ ，并具有一个片上 16 位模数转换器 (ADC)，可提供 0.0078°C 的温度分辨率。所有 TMP114 产品均在 NIST 可追溯的生产装置上经过测试。

为了尽可能提高电池寿命，TMP114 设计为可在 1.08V 至 1.98V 的电源电压范围内运行，平均电源电流低，不到 0.7  $\mu\text{A}$ 。

### 器件信息

| 器件型号   | 封装 <sup>(1)</sup> | 封装尺寸 (标称值)        |
|--------|-------------------|-------------------|
| TMP114 | PicoStar (4)      | 0.758mm × 0.758mm |

(1) 要了解所有可用封装，请参见数据表末尾的封装选项附录。



简化版原理图



温度精度



本文档旨在为方便起见，提供有关 TI 产品中文版本的信息，以确认产品的概要。有关适用的官方英文版本的最新信息，请访问 [www.ti.com](http://www.ti.com)，其内容始终优先。TI 不保证翻译的准确性和有效性。在实际设计之前，请务必参考最新版本的英文版本。

## Table of Contents

|                                                |           |                                                                            |           |
|------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 特性</b> .....                              | <b>1</b>  | 8.4 Device Functional Modes.....                                           | <b>17</b> |
| <b>2 应用</b> .....                              | <b>1</b>  | 8.5 Programming.....                                                       | <b>19</b> |
| <b>3 说明</b> .....                              | <b>1</b>  | 8.6 Register Map.....                                                      | <b>29</b> |
| <b>4 Revision History</b> .....                | <b>2</b>  | <b>9 Application and Implementation</b> .....                              | <b>39</b> |
| <b>5 Device Comparison</b> .....               | <b>3</b>  | 9.1 Application Information.....                                           | <b>39</b> |
| <b>6 Pin Configuration and Functions</b> ..... | <b>3</b>  | 9.2 Separate I <sup>2</sup> C Pullup and Supply Application.....           | <b>39</b> |
| <b>7 Specifications</b> .....                  | <b>4</b>  | 9.3 Equal I <sup>2</sup> C Pullup and Supply Voltage Application.....      | <b>40</b> |
| 7.1 Absolute Maximum Ratings .....             | 4         | <b>10 Power Supply Recommendations</b> .....                               | <b>41</b> |
| 7.2 ESD Ratings .....                          | 4         | <b>11 Layout</b> .....                                                     | <b>41</b> |
| 7.3 Recommended Operating Conditions .....     | 4         | 11.1 Layout Guidelines.....                                                | <b>41</b> |
| 7.4 Thermal Information .....                  | 4         | 11.2 Layout Example.....                                                   | <b>41</b> |
| 7.5 Electrical Characteristics .....           | 5         | <b>12 Device and Documentation Support</b> .....                           | <b>42</b> |
| 7.6 I <sup>2</sup> C Interface Timing .....    | 7         | 12.1 接收文档更新通知.....                                                         | <b>42</b> |
| 7.7 Two-Wire Timing Diagram.....               | 7         | 12.2 支持资源.....                                                             | <b>42</b> |
| 7.8 Typical Characteristics.....               | 8         | 12.3 Trademarks.....                                                       | <b>42</b> |
| <b>8 Detailed Description</b> .....            | <b>12</b> | 12.4 Electrostatic Discharge Caution.....                                  | <b>42</b> |
| 8.1 Overview.....                              | 12        | 12.5 术语表.....                                                              | <b>42</b> |
| 8.2 Functional Block Diagram.....              | 12        | <b>13 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>42</b> |
| 8.3 Feature Description.....                   | 13        |                                                                            |           |

## 4 Revision History

注：以前版本的页码可能与当前版本的页码不同

### Changes from Revision A (September 2021) to Revision B (January 2022)

|                                                             | Page |
|-------------------------------------------------------------|------|
| • 将 TMP114N 可代购状态从“预发布”更改为“量产数据” .....                      | 1    |
| • Added TMP114NA to <i>Device Options</i> table.....        | 3    |
| • Removed preview note for TMP114NB and TMP114NC.....       | 3    |
| • Added TMP114NA to <i>Device Target Address</i> table..... | 21   |

### Changes from Revision \* (June 2021) to Revision A (September 2021)

|                                          | Page |
|------------------------------------------|------|
| • 添加了 TMP114N 可订购预发布信息.....              | 1    |
| • Added <i>Device Options</i> table..... | 3    |

## 5 Device Comparison

**表 5-1. Device Options**

| PRODUCT  | DEVICE ACCURACY | DEVICE TWO-WIRE ADDRESS |
|----------|-----------------|-------------------------|
| TMP114A  | 0.3 °C          | 1001000                 |
| TMP114B  | 0.3 °C          | 1001001                 |
| TMP114C  | 0.3 °C          | 1001010                 |
| TMP114NC | 1 °C            | 1001101                 |
| TMP114NB | 1 °C            | 1001110                 |
| TMP114NA | 1 °C            | 1001111                 |

## 6 Pin Configuration and Functions



**图 6-1. YMT Package 4-Pin PicoStar Top View**

**表 6-1. Pin Functions**

| PIN  |     | I/O | DESCRIPTION                                                         |
|------|-----|-----|---------------------------------------------------------------------|
| NAME | NO. |     |                                                                     |
| VDD  | A1  | I   | Supply voltage                                                      |
| GND  | A2  | —   | Ground                                                              |
| SDA  | B1  | IO  | Serial data input and open-drain output. Requires a pullup resistor |
| SCL  | B2  | I   | Serial clock                                                        |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                | MIN  | MAX | UNIT |
|--------------------------------|------|-----|------|
| Power supply, $V_{DD}$         | -0.3 | 2.1 | V    |
| Input voltage SCL, SDA         | -0.3 | 2.1 | V    |
| Output sink current SDA        |      | 15  | mA   |
| Junction temperature, $T_J$    | -55  | 150 | °C   |
| Storage temperature, $T_{stg}$ | -65  | 150 | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                         | VALUE      | UNIT |
|-------------------------|------------|------|
| $V_{(ESD)}$             | $\pm 2000$ | V    |
| Electrostatic discharge | $\pm 1000$ |      |

Human body model (HBM), per ANSI/ESDA/JEDEC JS-001<sup>(1)</sup>  
Charged device model (CDM), per JEDEC specification JESD22-C101<sup>(2)</sup>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN      | NOM  | MAX  | UNIT |
|---------------------------------------|----------|------|------|------|
| Supply voltage                        | $V_{DD}$ | 1.08 | 1.98 | V    |
| I/O Voltage                           | SCL, SDA | 0    | 1.98 | V    |
| $I_{OL}$                              | SDA      | 0    | 3    | mA   |
| Operating free-air temperature, $T_A$ |          | - 40 | 125  | °C   |

### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TMP114 | UNIT  |
|-------------------------------|----------------------------------------------|--------|-------|
|                               |                                              | YMT    |       |
|                               |                                              | 4 PINS |       |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 168.7  | °C/W  |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 1.0    | °C/W  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 47.3   | °C/W  |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.6    | °C/W  |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 47.3   | °C/W  |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bot) thermal resistance    | -      | °C/W  |
| $M_T$                         | Thermal mass                                 | 0.16   | mJ/°C |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 7.5 Electrical Characteristics

Over free-air temperature range and  $V_{DD} = 1.08$  V to 1.98 V (unless otherwise noted); Typical specifications are at  $T_A = 25$  °C and  $V_{DD} = 1.2$  V (unless otherwise noted)

| PARAMETER                   |                                    | TEST CONDITIONS                                                                 |                                                        | MIN  | TYP    | MAX  | UNIT |
|-----------------------------|------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|------|--------|------|------|
| <b>TEMPERATURE SENSOR</b>   |                                    |                                                                                 |                                                        |      |        |      |      |
| $T_{ERR}$ <sup>(1)</sup>    | Temperature Accuracy TMP114        | Active Conversion time = 6.4 ms                                                 | $T_A = -10$ °C to 80 °C<br>$V_{DD} = 1.8$ V            | -0.3 | 0.3    |      | °C   |
|                             | Temperature Accuracy TMP114N       |                                                                                 | $T_A = -40$ °C to 125 °C                               | -0.5 | 0.5    |      |      |
|                             |                                    |                                                                                 | $T_A = -40$ °C to 125 °C                               | -1   | 1      |      |      |
| $T_{RES}$                   | Temperature resolution             | Including sign bit                                                              |                                                        |      | 16     |      | Bits |
|                             |                                    | LSB                                                                             |                                                        |      | 7.8125 |      | m°C  |
| PSR                         | DC power supply rejection          | One-shot mode                                                                   |                                                        |      | 0.17   |      | °C/V |
| $T_{REPEAT}$                | Repeatability <sup>(2)</sup>       | $V_{DD} = 1.2$ V <sup>(3)</sup><br>$T_A = 25$ °C                                | Averaging off<br>6.4 ms conversion time                |      | 0.06   |      | °C   |
| $T_{LTD}$                   | Long-term drift <sup>(4)</sup>     | 1000 hours at 125 °C, 1.98 V                                                    |                                                        |      | 0.03   |      |      |
| $t_{LIQUID}$                | Response Time (Stirred Liquid)     | Single layer Flex PCB<br>0.2032 mm thickness                                    | $\tau = 63\%$ for step<br>response from 25 °C to 75 °C |      | 300    |      | ms   |
|                             |                                    | 2-layer FR4 PCB<br>1.5748 mm thickness                                          |                                                        |      | 980    |      |      |
|                             | Temperature cycling and hysteresis | $T_{START} = -40$ °C<br>$T_{FINISH} = 125$ °C<br>$T_{TEST} = 25$ °C<br>3 cycles |                                                        |      | 0.05   |      | °C   |
| $t_{CONV}$                  | Active conversion time             | AVG = 0                                                                         |                                                        | 5    | 6.4    | 7.5  | ms   |
|                             |                                    | AVG = 1                                                                         |                                                        | 40   | 51.2   | 60   |      |
| $t_{VAR}$                   | Timing variation                   | Conversion Period<br>Slew Rate Result<br>Slew Rate Limit                        |                                                        | -15  |        | 15   | %    |
| <b>DIGITAL INPUT/OUTPUT</b> |                                    |                                                                                 |                                                        |      |        |      |      |
| $C_{IN}$                    | Input capacitance                  | $f = 100$ kHz                                                                   |                                                        |      | 3      | 10   | pF   |
| $V_{IH}$                    | High-level input logic             |                                                                                 |                                                        | 0.84 |        | 1.98 | V    |
| $V_{IL}$                    | Low-level input logic              |                                                                                 |                                                        | 0    |        | 0.35 | V    |
| $I_{IN}$                    | Leakage input current              |                                                                                 |                                                        | -0.2 |        | 0.2  | µA   |
| $V_{OL}$                    | Low-level output logic             | SDA                                                                             | $I_{OL} = -2$ mA                                       | 0    | 0.10   | 0.20 | V    |

Over free-air temperature range and  $V_{DD} = 1.08$  V to 1.98 V (unless otherwise noted); Typical specifications are at  $T_A = 25$  °C and  $V_{DD} = 1.2$  V (unless otherwise noted)

| PARAMETER           |                                          | TEST CONDITIONS                                                      | MIN                              | TYP  | MAX | UNIT |
|---------------------|------------------------------------------|----------------------------------------------------------------------|----------------------------------|------|-----|------|
| <b>POWER SUPPLY</b> |                                          |                                                                      |                                  |      |     |      |
| $I_{DD\_ACTIVE}$    | Supply current during active conversion  | Serial bus inactive                                                  | $T_A = 25$ °C                    | 68   | 110 | μA   |
|                     |                                          |                                                                      | $T_A = -40$ °C to 125 °C         |      | 150 |      |
| $I_{DD}$            | Average current consumption              | Continuous Conversion cycle = 1 Hz<br>Serial bus inactive<br>AVG = 0 | $T_A = 25$ °C                    | 0.63 | 1.5 | μA   |
|                     |                                          |                                                                      | $T_A = -40$ °C to 125 °C         |      | 3.5 |      |
|                     |                                          | Continuous Conversion cycle = 1 Hz<br>Serial bus inactive<br>AVG = 1 | $T_A = 25$ °C                    | 3.5  | 6   |      |
|                     |                                          |                                                                      | $T_A = -40$ °C to 125 °C         |      | 8.5 |      |
| $I_{SB}$            | Standby current                          | Continuous mode<br>Serial bus inactive<br>Between active conversions | $T_A = 25$ °C                    | 0.26 | 0.7 | μA   |
|                     |                                          |                                                                      | $T_A = -40$ °C to 125 °C         |      | 3   |      |
| $I_{SD}$            | Shutdown current                         | Serial bus inactive                                                  | $T_A = 25$ °C                    | 0.16 | 0.5 | uA   |
|                     |                                          |                                                                      | $T_A = -40$ °C to 125 °C         |      | 2.5 |      |
| $V_{POR}$           | Power supply thresholds                  |                                                                      | Supply rising, Power-on Reset    | 0.97 |     | V    |
| $V_{BOR}$           | Power supply thresholds                  |                                                                      | Supply failing, Brown-out Detect | 0.92 |     |      |
| $t_{INIT}$          | Initialization time after Power-on Reset |                                                                      |                                  |      | 1   | ms   |
| $t_{RESET}$         | Reset recovery time                      |                                                                      | Soft Reset or General Call Reset |      | 1   | ms   |

- (1) Temperature Accuracy guaranteed in both continuous conversion mode and one-shot mode with a conversion period greater than or equal to 31.25 ms. Averaging on or Averaging off.
- (2) Repeatability is the ability to reproduce a reading when the measured temperature is applied consecutively, under the same conditions.
- (3) One-shot mode setup, 1 sample per minute for 24 hours.
- (4) Long-term drift is determined using accelerated operational life testing at a junction temperature of 150°C. Temperature Cycling and Hysteresis effect is calculated out of final datasheet value.

## 7.6 I<sup>2</sup>C Interface Timing

minimum and maximum specifications are over  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$  and  $V_{\text{DD}} = 1.08\text{ V}$  to  $1.98\text{ V}$  (unless otherwise noted)<sup>(1)</sup>

|                      |                                                                                               | FAST MODE                                  |     | FAST MODE PLUS |                                            | UNIT          |     |    |
|----------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------|-----|----------------|--------------------------------------------|---------------|-----|----|
|                      |                                                                                               | MIN                                        | MAX | MIN            | MAX                                        |               |     |    |
| $f_{(\text{SCL})}$   | SCL operating frequency                                                                       | 1                                          | 400 | 1              | 1000                                       | kHz           |     |    |
| $t_{(\text{BUF})}$   | Bus-free time between STOP and START conditions                                               | 1.3                                        |     | 0.5            |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{SUSTA})}$ | Repeated START condition setup time                                                           | 0.6                                        |     | 0.26           |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{HDSTA})}$ | Hold time after repeated START condition.<br>After this period, the first clock is generated. | 0.6                                        |     | 0.26           |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{SUSTO})}$ | STOP condition setup time                                                                     | 0.6                                        |     | 0.26           |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{HDDAT})}$ | Data hold time <sup>(2)</sup>                                                                 | 12                                         | 900 | 12             | 150                                        | ns            |     |    |
| $t_{(\text{SUDAT})}$ | Data setup time                                                                               | 100                                        |     | 50             |                                            | ns            |     |    |
| $t_{(\text{LOW})}$   | SCL clock low period                                                                          | 1.3                                        |     | 0.5            |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{HIGH})}$  | SCL clock high period                                                                         | 0.6                                        |     | 0.26           |                                            | $\mu\text{s}$ |     |    |
| $t_{(\text{VDAT})}$  | Data valid time (data response time) <sup>(3)</sup>                                           | 0.9                                        |     | 0.45           |                                            | $\mu\text{s}$ |     |    |
| $t_{\text{R}}$       | SDA, SCL rise time                                                                            | 20                                         | 300 |                | 120                                        | ns            |     |    |
| $t_{\text{F}}$       | SDA, SCL fall time                                                                            | $20 \times (V_{\text{DD}} / 5.5\text{ V})$ |     | 300            | $20 \times (V_{\text{DD}} / 5.5\text{ V})$ |               | 120 | ns |
| $t_{\text{timeout}}$ | Timeout (SCL = GND or SDA = GND)                                                              | 23                                         | 36  | 23             | 37                                         | ms            |     |    |
| $t_{\text{LPF}}$     | Glitch suppression filter                                                                     | 50                                         |     | 50             |                                            | ns            |     |    |

(1) The controller and device have the same  $V_{\text{DD}}$  value. Values are based on statistical analysis of samples tested during initial release.

(2) The maximum  $t_{(\text{HDDAT})}$  can be  $0.9\text{ }\mu\text{s}$  for fast mode, and is less than the maximum  $t_{(\text{VDAT})}$  by a transition time.

(3)  $t_{(\text{VDAT})}$  = time for data signal from SCL LOW to SDA output (HIGH to LOW, depending on which is worse).

## 7.7 Two-Wire Timing Diagram



图 7-1. Two-Wire Timing Diagram

## 7.8 Typical Characteristics



图 7-2. Temperature Error vs. Temperature



图 7-3. Temperature Error vs. Temperature



图 7-4. Active Current vs. Temperature



图 7-5. Standby Current vs. Temperature



图 7-6. Shutdown Current vs. Temperature

图 7-7. Supply Current vs.  $V_{DD}$  With Toggling SCL

## 7.8 Typical Characteristics (continued)



图 7-8. Supply Current vs.  $V_{DD}$  With Toggling SCL



图 7-9. Supply Current vs.  $V_{DD}$  With Toggling SCL



图 7-10. Conversion Time vs. Temperature



图 7-11.  $V_{OL}$  vs. Temperature



$T_{START}$  = Room (25 °C),  $T_{FINISH}$  = 75 °C

图 7-12. Response Time



图 7-13. Data Distribution With 6.4-ms Conversion Time and Averaging On

## 7.8 Typical Characteristics (continued)



图 7-14. Data Distribution With 6.4-ms Conversion Time and Averaging Off



图 7-15. Data Distribution With 3.5-ms Conversion Time and Averaging On



图 7-16. Data Distribution With 3.5-ms Conversion Time and Averaging Off



图 7-17. Data Distribution With 2-ms Conversion Time and Averaging On



图 7-18. Data Distribution With 2-ms Conversion Time and Averaging Off



图 7-19. Data Distribution With 1.2-ms Conversion Time and Averaging On

## 7.8 Typical Characteristics (continued)



图 7-20. Data Distribution With 1.2-ms Conversion Time and Averaging Off

## 8 Detailed Description

### 8.1 Overview

The TMP114 is a digital output temperature sensor that comes factory calibrated on a NIST traceable setup. The device features a two-wire SMBus and I<sup>2</sup>C interface-compatible interface with two modes of operation: continuous mode and shutdown mode designed for thermal management and thermal protection applications. The TMP114 also includes an alert status register with individual high and low thresholds along with adjustable hysteresis values.

Communication with the TMP114 has an integrated optional Cyclic Redundancy Check (CRC) module that will validate the data integrity of write and read operations.

### 8.2 Functional Block Diagram



## 8.3 Feature Description

### 8.3.1 1.2 V Compatible Logic Inputs

The TMP114 features static input thresholds on the SCL and SDA pins independent of supply voltage. This allows the TMP114 to work with a 1.2 V or 1.8 V I<sup>2</sup>C bus at any supported supply voltage.

### 8.3.2 Cyclic Redundancy Check (CRC)

The TMP114 implements an optional CRC function to improve data integrity and communication robustness using an 8-bit polynomial that is checked during communication. By default the feature is disabled and can be enabled by setting the CRC\_EN bit in the [Configuration register](#).

When enabled, the CRC function starts with the seed value of FFh at every start or repeated start condition on the bus and computes one CRC value. After transmitting or receiving a CRC value the TMP114, the next CRC will have the seed value reset to FFh.

When the TMP114 operates in target receive mode or during a write bus transaction, the CRC byte covers the device address, pointer address, and received data bytes. If the device detects a CRC error on the byte, it shall set the CRC\_flag status bit in the [Alert\\_Status register](#). If the CRC byte is not present, the transaction is discarded and the CRC flag is not set.

When the TMP114 operates in target transmit mode or during a read bus transaction, the CRC byte covers the device address and the sent data bytes.

### 8.3.3 Temperature Limits

TMP114 includes an on-board temperature limit warning. At the end of every completed conversion, the TMP114 compares the result against the limits stored in the low limit register and the high limit register. When the results exceed the THigh\_Limit register value, the THigh\_Status and THigh\_Flag bits are set. Upon read, the THigh\_Flag will clear but the THigh\_Status bit will remain set. After the measured temperature crosses below the THigh\_Limit - THigh\_Hyst value, the THigh\_Status bit will clear and the THigh\_Flag bit is set again to indicate a change in the temperature with respect to the limits.

If the controller is unable to read the Temp\_Result register for a prolonged period of time, the flag bits can be used to determine if a thermal limit was crossed during that time. The flag bits will only clear after a successful Alert\_Status register read, therefore the high and low flags can help determine if the system crossed the thermal limit before an I<sup>2</sup>C read could be performed. The Status bits will automatically update with changing Temp\_Result values. [图 8-1](#) depicts this behavior.



图 8-1. Alert Status Timing Diagram

### 8.3.4 Slew Rate Warning

The slew warning alert is an alert option that can be adjusted with the Slew\_Limit register. The slew rate warning will notify the system of rapid temperature changes as they occur, allowing the system to react and correct for the increase in temperature before reaching thermal operating limits. Compared to throttling a system after crossing a thermal limit, the slew rate warning will allow more safe system operation and greater reliability by not exceeding specified system operating conditions.



**图 8-2. Slew Rate Alert**

Calculating the slew rate requires a fixed time period to calculate and is only available in continuous mode. The Slew\_Limit register is used to set the unsigned limit. The TMP114 will monitor the temperature slew rate and compare the positive change of temperature from the current conversion to the previous against the Slew\_Limit. If the slew rate exceeds the Slew\_Limit, the respective bits in the Alert\_Status register will be set to indicate the warning. [图 8-2](#) depicts the timing of the Slew Rate Warning relative to the temperature conversions. The slew rate check is always applied to the current temperature conversion and the previous temperature conversion.



图 8-3. Slew Rate Warning Timing Diagram

The accuracy of the slew rate alert is  $\pm 15\%$  due to the dependence on the internal oscillator frequency variation for the calculation. Upon exiting continuous conversion mode, the slew rate alert will be automatically shut off. The register settings will not be altered. The feature will automatically turn on upon entering continuous conversion mode. The slew rate alert can only be set for positive slew rate limits.

### 8.3.5 NIST Traceability

The accuracy of temperature testing is verified with equipment that is calibrated by an accredited lab that complies with ISO/IEC 17025 policies and procedures. Each device is tested and trimmed to conform to its respective data sheet specification limits.

## 8.4 Device Functional Modes

The TMP114 can be configured to operate in continuous or shutdown mode. This flexibility enables designers to balance the requirements of power efficiency and performance.

### 8.4.1 Continuous Conversion Mode

When the Mode bit is set to 0b in the configuration register, the device operates in continuous conversion mode.

图 8-4 shows the device in a continuous conversion cycle. In this mode, the device can perform multiple conversions and updates the temperature result register and Data\_Ready\_Flag in the alert status register at the end of every active conversion. The typical active conversion time for the device is 6.4 ms with averaging disabled. When averaging is enabled, the device will convert 8 consecutive times at the beginning of every conversion period for a typical time of 51.2 ms.



图 8-4. Continuous Conversion Cycle Timing Diagram

The Conv\_Period[1:0] bits in the configuration register control the rate at which the conversions are performed. The device typically consumes 68  $\mu$ A during conversion and 0.26  $\mu$ A during the low power standby period. By decreasing the rate at which the conversions are performed, the application can benefit from reduced average current consumption in continuous mode.

Use [方程式 1](#) to calculate the average current in continuous mode.

$$\text{Average Current} = ((I_{\text{ACT}} \times t_{\text{ACTIVE}}) + (I_{\text{Standby}} \times t_{\text{Standby}})) / t_{\text{Conv_Period}} \quad (1)$$

Where

- $t_{\text{ACTIVE}}$  = Active Conversion Time
- $t_{\text{Conv_Period}}$  = Conversion Period
- $t_{\text{Standby}}$  = Standby time between conversions calculate as  $t_{\text{Conv_Period}} - t_{\text{ACTIVE}}$

### 8.4.2 Shutdown Mode

When the Mode bit is set to 1b in the Configuration register, the device immediately enters the low-power shutdown mode. If the TMP114 is performing a temperature conversion, the device will stop the conversion and discard the partial result. In this mode, the device powers down all active circuitry and can be used in conjunction with the One\_Shot bit to perform One-Shot temperature conversions. Shutdown mode enables designers to extend battery life as the typical power consumption is only 0.16uA in this mode of operation.

Changing between continuous and shutdown modes will not clear any active. The slew rate alert will not be triggered again in shutdown mode, but previous active alerts will not clear until the alert register is read or a one-shot temperature conversion is triggered.

#### 8.4.2.1 One-Shot Temperature Conversions

When the OS bit is set to 1b in the Configuration register, the TMP114 immediately start a one-shot temperature conversion. If the TMP114 is performing a temperature conversion, the device will stop the active conversion and discard the partial result, then start a new one-shot conversion. After completing the one-shot conversion the TMP114 will enter shutdown mode, the OS bit will be cleared, and the Mode bit will be set to 1b. If a one-shot conversion is triggered in continuous mode the device will enter shutdown mode after the one-shot conversion completes.



图 8-5. One-Shot Timing Diagram

If the One\_Shot bit is continuously written as faster than the active conversion time of the TMP114, the device will continue to restart the temperature conversion with each new write to the One\_Shot bit. TI recommends to avoid this behavior because the temperature result does not update until a conversion finishes. If the system triggers several continuous one-shot conversions, 图 8-6 depicts how the device would continually partially finish new conversions and not update the Temp\_Result register.



图 8-6. One-Shot Continuous Trigger Timing Diagram

## 8.5 Programming

### 8.5.1 Temperature Data Format

Temperature data is represented by a 16-bit two's complement word with a Least Significant Bit (LSB) equal to 0.0078125 °C. The temperature output of the TMP114 has a range of -256 °C to 255 °C.

**表 8-1. 16-Bit Temperature Data Format**

| Temperature   | Digital Output      |      |
|---------------|---------------------|------|
|               | Binary              | Hex  |
| +125 °C       | 0011 1110 1000 0000 | 3E80 |
| +25 °C        | 0000 1100 1000 0000 | 0C80 |
| +0.0078125 °C | 0000 0000 0000 0001 | 0001 |
| 0 °C          | 0000 0000 0000 0000 | 0000 |
| -0.0078125 °C | 1111 1111 1111 1111 | FFFF |
| -25 °C        | 1111 0011 1000 0000 | F380 |
| -40 °C        | 1110 1100 0000 0000 | EC00 |

### 8.5.2 I<sup>2</sup>C and SMBus Interface

The TMP114 has a standard bidirectional I<sup>2</sup>C interface that is controlled by a controller device in order to be configured or read the status of this device. Each target on the I<sup>2</sup>C bus has a specific device address to differentiate between other target devices that are on the same I<sup>2</sup>C bus. Many target devices require configuration upon start-up to set the behavior of the device. This is typically done when the controller accesses internal register maps of the target, which have unique register addresses. A device can have one or multiple registers where data is stored, written, or read. The TMP114 includes 50-ns glitch suppression filters, allowing the device to coexist on an I<sup>2</sup>C mixed bus. The TMP114 supports transmission data rates up to 1 MHz.

The physical I<sup>2</sup>C interface consists of the serial clock (SCL) and serial data (SDA) lines. Both SDA and SCL lines must be connected to a supply through a pullup resistor. The size of the pullup resistor is determined by the amount of capacitance on the I<sup>2</sup>C lines and the communication frequency. For further details, see the [I<sup>2</sup>C Pullup Resistor Calculation](#) application report. Data transfer may be initiated only when the bus is idle. A bus is considered idle if both SDA and SCL lines are high after a STOP condition (see [图 8-7](#) and [图 8-8](#)).

The following is the general procedure for a controller to access a target device:

1. If a controller wants to send data to a target:
  - Controller-transmitter sends a START condition and addresses the target-receiver.
  - Controller-transmitter sends the requested register to write target-receiver.
  - Controller-transmitter sends data to target-receiver.
  - Controller-transmitter terminates the transfer with a STOP condition.
2. If a controller wants to receive or read data from a target:
  - Controller-receiver sends a START condition and addresses the target-transmitter.
  - Controller-receiver sends the requested register to read to target-transmitter.
  - Controller-receiver receives data from the target-transmitter.
  - Controller-receiver terminates the transfer with a STOP condition.



图 8-7. Definition of Start and Stop Conditions



图 8-8. Bit Transfer

### 8.5.3 Device Address

To communicate with the TMP114, the controller must first address target devices through an address byte. The address byte has seven address bits and a read-write (R/W) bit that indicates the intent of executing a read or write operation. 表 8-2 shows the TMP114 available in multiple versions, each with a different target address.

**表 8-2. Device Target Address**

| Product  | Device Two-Wire Address |
|----------|-------------------------|
| TMP114A  | 1001000                 |
| TMP114B  | 1001001                 |
| TMP114C  | 1001010                 |
| TMP114NC | 1001101                 |
| TMP114NB | 1001110                 |
| TMP114NA | 1001111                 |

### 8.5.4 Bus Transactions

Data must be sent to and received from the target devices, and this is accomplished by reading from or writing to registers in the target device.

Registers are locations in the memory of the target which contain information, whether it be the configuration information or some sampled data to send back to the controller. The controller must write information to these registers in order to instruct the target device to perform a task.

#### 8.5.4.1 Auto-Increment

The TMP114 supports the use of the auto-increment feature. In the control register byte of the I2C transaction, bit 7 is used as the auto-increment bit. If the bit is set to 0b, continuous reads or writes will only read and write to the register specified in the register pointer. If the Auto-increment bit is set to 1b, continuous reads and writes will increment the address pointer by 1 after every word of data has been read or written to the TMP114. This allows the controller to read or write to multiple registers with a single transaction for faster communication.

图 8-9 shows the structure of the Control Register.



**图 8-9. Control Register**

### 8.5.4.2 Writes

To write on the I<sup>2</sup>C bus, the controller sends a START condition on the bus with the address of the target, as well as the last bit (the R/W bit) set to 0b, which signifies a write. The target acknowledges, letting the controller know it is ready. After this, the controller starts sending the control register data to the target until the controller has sent all the data necessary, and the controller terminates the transmission with a STOP condition.

Writes to read-only registers or register locations outside of the register map will be ignored. The TMP114 will still ACK when writing outside of the register map.

图 8-10 shows an example of writing a single word write communication.



图 8-10. Write to Single Register

Multiple writes to the same register are also possible with the TMP114. 图 8-11 shows how the controller can repeatedly write to the same register when the Auto-Increment bit in the control register is set to 0b.



图 8-11. Repeated Write to Single Register

The TMP114 also supports a continuous write to sequential registers. By setting the Auto-Increment bit in the control register to 1b, the TMP114 will increment the address pointer after each word of data is written to the device. This allows the controller to write multiple register values in the same transaction as shown in [图 8-12](#). Currently this feature will not allow the controller to properly write to the Configuration register and it is recommended to use single register writes to the Configuration register.



**图 8-12. Burst Write to Multiple Registers**

#### 8.5.4.2.1 CRC Enabled Writes

The TMP114 supports the ability to check data integrity with an 8-bit CRC value for every transaction. By setting the CRC\_Enable bit to 1b in the Configuration Register, the device will use CRC to validate any write transactions. During a CRC enabled write transaction, the TMP114 will check the Target Address, Control Register, MSB, and LSB of data against the CRC value. After the first CRC byte, each subsequent MSB and LSB of data sent to the TMP114 will have its own CRC byte for validation. If the first CRC byte fails, the TMP114 will discard the entire write transaction. If the first CRC passes, the TMP114 will only discard data if the associated CRC checksum fails. For example, consider the case where a controller tries to write values to registers 03h, 04h, and 05h. If the first and third CRC values are valid but the second CRC value is incorrect, the TMP114 will shift the 03h and 05h values into the registers and discard the 04h values. [图 8-13](#) shows an overview of a write transaction with CRC.

If the TMP114 determines the CRC failed, it will NACK on the CRC byte and the CRC\_Flag bit in the Alert status register will be set. If the CRC byte is not included the TMP114 will interpret this as an incomplete transaction and discard the write contents and the status flag will not be set. Multiple writes to the same register in a single transaction with Auto-Increment set to 0b and CRC enabled is not supported.

- Controller controls SDA line
- Target controls SDA line



图 8-13. CRC Enabled Write

#### 8.5.4.3 Reads

For a read operation the controller sends a START condition, followed by the target address with the R/W bit set to 0b (signifying a write). The target acknowledges the write request, and the controller sends the command byte with the Auto-Increment bit and Register Pointer. After the Control Register, the controller will initiate a restart followed by the target address with the R/W bit set to 1b (signifying a read). The controller will continue to send out clock pulses but releases the SDA line so that the target can transmit data. At the end of every byte of data, the controller sends an ACK to the target, letting the target know that it is ready for more data. Once the controller has received the number of bytes it is expecting, it sends a NACK, signaling to the target to halt communications and release the SDA line. The controller follows this up with a STOP condition. Reading from a non-indexed register location will return 00h.

图 8-14 shows an example of reading a single word from a target register.

- Controller controls SDA line
- Target controls SDA line



图 8-14. Read from Single Register

Multiple reads from the same register are also possible with the TMP114. [图 8-15](#) shows how the controller can repeatedly read from the same register when the Auto-Increment bit in the control register is set to 0b. When reading from the same register in the same transaction the device must be read faster than the I<sup>2</sup>C timeout period.



**图 8-15. Repeated Read from Single Register**

The TMP114 also supports a continuous read from sequential registers. By setting the Auto-Increment bit in the control register to 1b, the TMP114 will increment the address pointer after each word of data is read from the device. This allows the controller to read multiple register values in the same transaction as shown in [图 8-16](#). Currently, using a burst read will not clear the Alert Status register. It is recommended to use single register reads to clear Alert Status register contents.



**图 8-16. Burst Read from Multiple Registers**

#### 8.5.4.3.1 CRC Enabled Reads

The TMP114 supports the ability to check data integrity with an 8-bit CRC value for every read transaction. By setting the CRC\_Enable bit to 1b in the Configuration Register, the device will use CRC to validate any read transactions. During a CRC enabled read, the TMP114 will check the Target Address and Control Register against the CRC value sent by the controller. The second CRC byte, after the restart, will be sent by the TMP114 and will check the Target Address, MSB, and LSB from the first register. All subsequent MSB and LSB bytes of data sent from the TMP114 will have their own CRC values. [图 8-17](#) shows an overview of a read transaction with CRC.

If the TMP114 determines the CRC failed, it will NACK on the CRC byte and the CRC\_Flag bit in the Alert status register will be set. The TMP114 will NACK after the restart to its target address and send FFh if the controller continues clocking the SCL line until a STOP condition is sent and a new transaction started.



图 8-17. CRC Enabled Read

#### 8.5.4.4 General Call Reset Function

The TMP114 responds to a two-wire, general-call address (0000 000) if the eighth bit is 0b. The device acknowledges the general-call address and responds to commands in the second byte. If the second byte is 0000b 0110b, the TMP114 internal registers are reset to power-up values as shown in [图 8-18](#). The serial address is unaffected by the general call reset.



**图 8-18. SMBus General Call Timing Diagram**

#### 8.5.4.5 Time-Out Function

The TMP114 resets the serial interface if the SCL line is held low by the controller or the SDA line is held low by the TMP114 for 30 ms (typical) between a START and STOP condition. The TMP114 releases the SDA line if the SCL pin is pulled low and waits for a START condition from the controller. To avoid activating the timeout function, maintain a communication speed of at least 1 kHz for the SCL operating frequency. If another device on the bus is holding the SDA pin low, the TMP114 will not reset.

#### 8.5.4.6 Coexist on I3C MixedBus

A bus with both I3C and I<sup>2</sup>C interfaces is referred to as a mixed with clock speeds up to 12.5 MHz. The TMP114 is an I<sup>2</sup>C device that can be on the same bus that has an I3C device attached as the TMP114 incorporates a spike suppression filter of 50 ns on the SDA and SCL pins to avoid any interference to the bus when communicating with I3C devices.

### 8.5.4.7 Cyclic Redundancy Check Implementation

表 8-3 defines the CRC calculation rule.

表 8-3. CRC Rule Table

| CRC Rule              | Value                     |
|-----------------------|---------------------------|
| CRC Width             | 8 bits                    |
| Polynomial            | $x^8 + x^2 + x + 1$ (07h) |
| Initial seed value    | FFh                       |
| Input data reflected  | No                        |
| Result data reflected | No                        |
| XOR value             | 00h                       |

The CRC calculation is done on the command word and the data block. 图 8-19 shows the block diagram. The module consists of an 8-bit shift register and 3 exclusive-OR gates. The register starts with the seed value FFh and the module performs an XOR function and shifts its content until the last bit of the register string is used. The final value of the shift register is the checksum that is checked by either the controller or the TMP114 to validate the transaction.



图 8-19. CRC Module

## 8.6 Register Map

**表 8-4. TMP114 Registers**

| ADDRESS   | TYPE | RESET | ACRONYM       | REGISTER NAME                        | SECTION |
|-----------|------|-------|---------------|--------------------------------------|---------|
| 00h       | R    | 0000h | Temp_Result   | Temperature result register          | Go      |
| 01h       | R    | 0000h | Slew_Result   | Slew rate result register            | Go      |
| 02h       | R/RC | 0000h | Alert_Status  | Alert status register                | Go      |
| 03h       | R/W  | 0004h | Configuration | Configuration register               | Go      |
| 04h       | R/W  | F380h | TLow_Limit    | Temperature low limit register       | Go      |
| 05h       | R/W  | 2A80h | THigh_Limit   | Temperature high limit register      | Go      |
| 06h       | R/W  | 0A0Ah | Hysteresis    | Hysteresis register                  | Go      |
| 07h       | R/W  | 0500h | Slew_Limit    | Temperature slew rate limit register | Go      |
| 08h       | R    | xxxxh | Unique_ID1    | Unique_ID1 register                  | Go      |
| 09h       | R    | xxxxh | Unique_ID2    | Unique_ID2 register                  | Go      |
| 0Ah       | R    | xxxxh | Unique_ID3    | Unique_ID3 register                  | Go      |
| 0Bh       | R    | 1114h | Device_ID     | Device ID register                   | Go      |
| 10h - 2Ah | R    | xxxxh | Reserved      | Reserved                             |         |

**表 8-5. TMP114 Access Type Codes**

| Access Type            | Code    | Description                            |
|------------------------|---------|----------------------------------------|
| Read Type              |         |                                        |
| R                      | R       | Read                                   |
| RC                     | R<br>C  | Read<br>to Clear                       |
| R-0                    | R<br>-0 | Read<br>Returns 0s                     |
| Write Type             |         |                                        |
| W                      | W       | Write                                  |
| Reset or Default Value |         |                                        |
| -n                     |         | Value after reset or the default value |

### 8.6.1 Temp\_Result Register (Address = 00h) [reset = 0000h]

This register stores the latest temperature conversion result in a 16-bit two's complement format with a LSB (Least Significant Bit) equal to 0.0078125 °C.

Return to [Register Map](#).

**图 8-20. Temp\_Result Register**

|                   |    |    |    |    |    |   |   |
|-------------------|----|----|----|----|----|---|---|
| 15                | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| Temp_Result[15:8] |    |    |    |    |    |   |   |
| R-00h             |    |    |    |    |    |   |   |
| 7                 | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| Temp_Result[7:0]  |    |    |    |    |    |   |   |
| R-00h             |    |    |    |    |    |   |   |

**表 8-6. Temp\_Result Register Field Descriptions**

| Bit  | Field             | Type | Reset | Description                                                                                                                                                           |
|------|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | Temp_Result[15:0] | R    | 0000h | 16-bit temperature conversion result<br>Temperature data is represented by a 16-bit, two's complement word with an LSB (Least Significant Bit) equal to 0.0078125 °C. |

### 8.6.2 Slew\_Result Register (Address = 01h) [reset = 0000h]

This register stores the latest temperature conversion result in a 14-bit two's complement format with a LSB (Least Significant Bit) equal to 0.03125 °C/s. The Slew Rate Warning currently does not support negative values.

Return to [Register Map](#).

**图 8-21. Slew\_Result Register**

|                   |    |    |    |    |    |          |   |
|-------------------|----|----|----|----|----|----------|---|
| 15                | 14 | 13 | 12 | 11 | 10 | 9        | 8 |
| Slew_Result[13:6] |    |    |    |    |    |          |   |
| R-0h              |    |    |    |    |    |          |   |
| 7                 | 6  | 5  | 4  | 3  | 2  | 1        | 0 |
| Slew_Result[5:0]  |    |    |    |    |    | Reserved |   |
| R-0h              |    |    |    |    |    |          |   |

**表 8-7. Slew\_Result Register Field Descriptions**

| Bit  | Field             | Type | Reset | Description                                                                                                                                                        |
|------|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:2 | Slew_Result[13:0] | R    | 0000h | Temperature slew rate result<br>Temperature slew rate is represented by a 14-bit, two's complement word with an LSB (Least Significant Bit) equal to 0.03125 °C/s. |
| 1:0  | Reserved          | R    | 0h    | These two bits will always read 0h                                                                                                                                 |

### 8.6.3 Alert\_Status Register (Address = 02h) [reset = 0000h]

This register shows the current alert status of the TMP114.

Return to [Register Map](#).

**图 8-22. Alert\_Status Register**

|          |             |           |              |             |            |           |                 |
|----------|-------------|-----------|--------------|-------------|------------|-----------|-----------------|
| 15       | 14          | 13        | 12           | 11          | 10         | 9         | 8               |
| Reserved |             |           |              |             |            |           |                 |
| R-00h    |             |           |              |             |            |           |                 |
| 7        | 6           | 5         | 4            | 3           | 2          | 1         | 0               |
| CRC_Flag | Slew_Status | Slew_Flag | THigh_Status | TLow_Status | THigh_Flag | TLow_Flag | Data_Ready_Flag |
| RC-0h    | R-0h        | RC-0h     | R-0h         | R-0h        | RC-0h      | RC-0h     | RC-0h           |

**表 8-8. Alert\_Status Register Field Descriptions**

| Bit  | Field        | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                  |
|------|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | Reserved     | R    | 00h   | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 7    | CRC_Flag     | RC   | 0h    | CRC checksum error flag indicator. This indicates that the write transaction CRC checksum failed and the register settings were discarded<br>0h = The most recent CRC enabled write transaction was successful<br>1h = The most recent CRC enabled write transaction failed                                                                  |
| 6    | Slew_Status  | R    | 0h    | Slew status indicator. This bit is set if there is a positive slew rate exceeding the Slew_Rate_Limit.<br>0h = The most recent temperature conversion result is below the Slew_Rate_Limit<br>1h = The most recent temperature conversion result is above the Slew_Rate_Limit                                                                 |
| 5    | Slew_Flag    | RC   | 0h    | Slew rate flag indicator. This indicates that the temperature slew rate crossed the slew rate limit threshold. Reading the Alert_Status register will clear this bit<br>0h = The most recent temperature conversion has not crossed the Slew_Rate_Limit threshold<br>1h = A temperature conversion has crossed the Slew_Rate_Limit threshold |
| 4    | THigh_Status | R    | 0h    | High temperature status indicator.<br>0h: The most recent temperature conversion result is below the THigh_Limit<br>1h: The most recent temperature conversion is above the THigh_Limit. Once set, this bit will not clear until a temperature conversion is below THigh_Limit - THigh_Hyst                                                  |
| 3    | TLow_Status  | R    | 0h    | Low temperature status indicator.<br>0h: The most recent temperature conversion result is above the TLow_Limit<br>1h: The most recent temperature conversion is below the THigh_Limit. Once set, this bit will not clear until a temperature conversion is above TLow_Limit + TLow_Hyst                                                      |

**表 8-8. Alert\_Status Register Field Descriptions (continued)**

| Bit | Field           | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | THigh_Flag      | RC   | 0h    | <p>High temperature flag indicator. This indicates that the latest temperature conversion has crossed above the THigh_Limit register threshold or crossed below the THigh_Limit - THigh_Hyst threshold. Reading Alert_Status register will clear this bit.</p> <p>0h = The most recent temperature conversion has not crossed the THigh_Limit or the hysteresis threshold.</p> <p>1h: A temperature conversion crossed the THigh_Limit or crossed below the THigh_Limit - THigh_Hyst threshold. Once the THigh_Flag is set, THigh_Flag will not be set again until a temperature conversion is below THigh_Limit - THigh_Hyst</p> |
| 1   | TLow_Flag       | RC   | 0h    | <p>Low temperature flag indicator. This indicates that the latest temperature conversion has crossed below the TLow_Limit register threshold or crossed above the Tlow_Limit + TLow_Hyst threshold. Reading Alert_Status register will clear this bit.</p> <p>0h = The most recent temperature conversion has not crossed the TLow_Limit or the hysteresis threshold.</p> <p>1h: A temperature conversion crossed below the TLow_Limit. Once the TLow_Flag is set, TLow_Flag will not be set again until temperature conversion is above TLow_Limit + TLow_Hyst</p>                                                               |
| 0   | Data_Ready_Flag | RC   | 0h    | <p>Data Ready flag indicator. This indicates a new temperature conversion result is available. This bit is only cleared by reading the Alert_Status register.</p> <p>0h = Data_Ready_Flag has been cleared since the last temperature conversion</p> <p>1h = Data in Temp_Result is new</p>                                                                                                                                                                                                                                                                                                                                       |

#### 8.6.4 Configuration Register (Address = 03h) [reset = 0004h]

This register is used to configuration the operation of the TMP114.

Return to [Register Map](#).

**图 8-23. Configuration Register**

|          |        |          |        |        |                    |        |   |
|----------|--------|----------|--------|--------|--------------------|--------|---|
| 15       | 14     | 13       | 12     | 11     | 10                 | 9      | 8 |
| Reserved |        |          |        |        | ADC_Conv_Time[1:0] | Reset  |   |
| R-00h    |        |          |        |        | RW-0h              | R/W-0h |   |
| 7        | 6      | 5        | 4      | 3      | 2                  | 1      | 0 |
| AVG      | CRC_En | Reserved | OS     | Mode   | Conv_Period[2:0]   |        |   |
| R/W-0h   | R/W-0h | R-0h     | R/W-0h | R/W-0h | R/W-4h             |        |   |

**表 8-9. Configuration Register Field Descriptions**

| Bit  | Field              | Type | Reset | Description                                                                                                                                                                                                                                                                                                        |
|------|--------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | Reserved           | R    | 00h   | Reserved                                                                                                                                                                                                                                                                                                           |
| 10:9 | ADC_Conv_Time[1:0] | R/W  | 0h    | <p>ADC Conversion Time setting. This bit field changes the ADC conversion time and resolution of the TMP114. If the averaging time is longer than the conversion period setting the minimum cycle time will be the averaging time.</p> <p>0h = 6.4 ms</p> <p>1h = 3.5 ms</p> <p>2h = 2.0 ms</p> <p>3h = 1.2 ms</p> |

**表 8-9. Configuration Register Field Descriptions (continued)**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8   | Reset            | R/W  | 0h    | Software reset bit.<br>When set to 1 it triggers software reset with a duration of 1 ms.<br>This bit will always read back 0                                                                                                                                                                                                                                                                |
| 7   | AVG              | R/W  | 0h    | Averaging enable bit. Averaging will force every measurement including one-shot measurements to be averaged with eight conversions.<br>0h: Averaging is disabled<br>1h: Averaging is enabled                                                                                                                                                                                                |
| 6   | CRC_En           | R/W  | 0h    | CRC enable. Enables the CRC feature for the next transaction after a stop command is received.<br>0h = CRC is disabled<br>1h = CRC is enabled                                                                                                                                                                                                                                               |
| 5   | Reserved         | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                    |
| 4   | OS               | R/W  | 0h    | One-shot conversion trigger. After completing the one-shot conversion this bit is reset to 0h. Triggering a one-shot conversion will place the TMP114 into shutdown mode.<br>0h = Default<br>1h = Trigger a one-shot conversion                                                                                                                                                             |
| 3   | Mode             | R/W  | 0h    | Conversion mode selection bit.<br>0h = Continuous conversion mode<br>1h = Shutdown mode                                                                                                                                                                                                                                                                                                     |
| 2:0 | Conv_Period[2:0] | R/W  | 4h    | Conversion period setting. This bit field changes the conversion period of the TMP114. If the averaging time is longer than the conversion period setting the minimum conversion time will be the averaging time.<br>0h = 6.4 ms<br>1h = 31.25 ms / 32 Hz<br>2h = 62.5 ms / 16 Hz<br>3h = 125 ms / 8 Hz<br>4h = 250 ms / 4 Hz<br>5h = 500 ms / 2 Hz<br>6h = 1 s / 1 Hz<br>7h = 2 s / 0.5 Hz |

### 8.6.5 TLow\_Limit Register (Address = 04h) [reset = F380h]

This register is used to configuration the low temperature limit of the TMP114. The limit is formatted in a 14-bit two's complement format with a LSB (Least Significant Bit) equal to 0.03125 °C. The range of the register is  $\pm 256$  °C. The default value on start-up is F380h or -25 °C. If the THigh\_Limit register is equal to or less than the TLow\_Limit register the temperature limits will be ignored.

Return to [Register Map](#).

图 8-24. TLow\_Limit Register

|                  |    |    |    |    |    |          |   |  |  |
|------------------|----|----|----|----|----|----------|---|--|--|
| 15               | 14 | 13 | 12 | 11 | 10 | 9        | 8 |  |  |
| TLow_Limit[13:6] |    |    |    |    |    |          |   |  |  |
| R/W-F3h          |    |    |    |    |    |          |   |  |  |
| 7                | 6  | 5  | 4  | 3  | 2  | 1        | 0 |  |  |
| TLow_Limit[5:0]  |    |    |    |    |    | Reserved |   |  |  |
| R/W-20h          |    |    |    |    |    |          |   |  |  |
| R-0h             |    |    |    |    |    |          |   |  |  |

表 8-10. TLow\_Limit Register Field Descriptions

| Bit  | Field            | Type | Reset | Description                                                                                                                                                                                                     |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:2 | TLow_Limit[13:0] | R/W  | 3CE0h | 14-bit temperature low limit setting.<br>Temperature low limit is represented by a 14-bit, two's complement word with an LSB (Least Significant Bit) equal to 0.03125°C. The default setting for this is -25°C. |
| 1:0  | Reserved         | R    | 0h    | These two bits will always read 0h                                                                                                                                                                              |

### 8.6.6 THigh\_Limit Register (Address = 05h) [reset = 2A80h]

This register is used to configuration the high temperature limit of the TMP114. The limit is formatted in a 14-bit two's complement format with a LSB (Least Significant Bit) equal to 0.03125 °C. The range of the register is  $\pm 256$  °C. The default value on start-up is 2A80h or 85 °C. If the THigh\_Limit register is equal to or less than the TLow\_Limit register the temperature limits will be ignored.

Return to [Register Map](#).

图 8-25. THigh\_Limit Register

|                   |    |    |    |    |    |          |   |  |  |
|-------------------|----|----|----|----|----|----------|---|--|--|
| 15                | 14 | 13 | 12 | 11 | 10 | 9        | 8 |  |  |
| THigh_Limit[13:6] |    |    |    |    |    |          |   |  |  |
| R/W-2Ah           |    |    |    |    |    |          |   |  |  |
| 7                 | 6  | 5  | 4  | 3  | 2  | 1        | 0 |  |  |
| THigh_Limit[5:0]  |    |    |    |    |    | Reserved |   |  |  |
| R/W-20h           |    |    |    |    |    |          |   |  |  |
| R-0h              |    |    |    |    |    |          |   |  |  |

表 8-11. THigh\_Limit Register Field Descriptions

| Bit  | Field             | Type | Reset | Description                                                                                                                                                                |
|------|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:2 | THigh_Limit[13:0] | R/W  | 0AA0h | 14-bit temperature high limit setting.<br>Temperature high limit is represented by a 14-bit, two's complement word with an LSB (Least Significant Bit) equal to 0.03125°C. |
| 1:0  | Reserved          | R    | 0h    | These two bits will always read 0h                                                                                                                                         |

### 8.6.7 Hysteresis Register (Address = 06h) [reset = 0A0Ah]

This register sets the hysteresis for the THigh\_Limit threshold and the TLow\_Limit threshold. The default hysteresis value for both the high and low limits is equal to 5 °C.

The Hysteresis is in a 8-bit unsigned format with the LSB equal to 0.5 °C. This gives a maximum value of 127.5 °C of hysteresis.

Return to [Register Map](#).

**图 8-26. Hysteresis Register**

|                 |    |    |    |    |    |   |   |
|-----------------|----|----|----|----|----|---|---|
| 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| THigh_Hyst[7:0] |    |    |    |    |    |   |   |
| R/W-0Ah         |    |    |    |    |    |   |   |
| 7               | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| TLow_Hyst[7:0]  |    |    |    |    |    |   |   |
| R/W-0Ah         |    |    |    |    |    |   |   |

**表 8-12. Hysteresis Register Field Descriptions**

| Bit  | Field           | Type | Reset | Description                                                                                                                                                                                                                                          |
|------|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | THigh_Hyst[7:0] | R/W  | 0Ah   | THigh_Limit Hysteresis setting.<br>Hysteresis value is represented by a unsigned byte with the LSB equal to 0.5 °C. The High temperature limit hysteresis threshold is equal to (THigh_Limit - THigh_Hyst).<br>The default hysteresis value is 5 °C. |
| 7:0  | TLow_Hyst[7:0]  | R/W  | 0Ah   | TLow_Limit Hysteresis setting.<br>Hysteresis value is represented by a unsigned byte with the LSB equal to 0.5 °C. The Low temperature limit hysteresis threshold is equal to (TLow_Limit + TLow_Hyst).<br>The default hysteresis value is 5 °C.     |

### 8.6.8 Slew\_Limit Register (Address = 07h) [reset = 0500h]

This register is used to configure the temperature slew rate limit of the TMP126. The limit is formatted in a 13-bit unsigned format with the LSB (Least Significant Bit) equal to 0.03125 °C/s. The range of the register is 0 °C/s to +256 °C/s. The default value of Slew\_Limit[12:6] on start-up is 0140h or 10 °C/s. The slew rate limit will trigger a slew rate alert on positive slew rates that are greater than the limit.

Return to [Register Map](#).

图 8-27. Slew\_Limit Register

| 15              | 14               | 13 | 12 | 11 | 10 | 9 | 8        |
|-----------------|------------------|----|----|----|----|---|----------|
| Reserved        | Slew_Limit[12:6] |    |    |    |    |   |          |
| R-0h            | R/W-05h          |    |    |    |    |   |          |
| 7               | 6                | 5  | 4  | 3  | 2  | 1 | 0        |
| Slew_Limit[5:0] |                  |    |    |    |    |   | Reserved |
| R/W-00h         |                  |    |    |    |    |   | R-0h     |

表 8-13. Slew\_Limit Register Field Descriptions

| Bit  | Field            | Type | Reset | Description                                                                                                                                                                                                     |
|------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Reserved         | R    | 0h    | This bits will always read 0h                                                                                                                                                                                   |
| 14:2 | Slew_Limit[13:0] | R/W  | 0140h | 13-bit temperature slew rate limit setting.<br>Temperature low limit is represented by a 13-bit unsigned word with a LSB (Least Significant Bit) equal to 0.03125°C/s. The default setting for this is 10 °C/s. |
| 1:0  | Reserved         | R    | 0h    | These two bits will always read 0h                                                                                                                                                                              |

### 8.6.9 Unique\_ID1 Register (Address = 08h) [reset = xxxxh]

This register contains bits 47:32 of the Unique ID for the device. The Unique ID of the device is used for NIST traceability purposes.

Return to [Register Map](#).

**图 8-28. Unique\_ID1 Register**

|                  |    |    |    |    |    |   |   |
|------------------|----|----|----|----|----|---|---|
| 15               | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| Unique_ID[47:40] |    |    |    |    |    |   |   |
| R-xxh            |    |    |    |    |    |   |   |
| 7                | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| Unique_ID[39:32] |    |    |    |    |    |   |   |
| R-xxh            |    |    |    |    |    |   |   |

**表 8-14. Unique\_ID Register Field Descriptions**

| Bit  | Field            | Type | Reset | Description                        |
|------|------------------|------|-------|------------------------------------|
| 15:0 | Unique_ID[47:32] | R    | xxxxh | Bits 47:32 of the device Unique ID |

### 8.6.10 Unique\_ID2 Register (Address = 09h) [reset = xxxxh]

This register contains bits 31:16 of the Unique ID for the device.

Return to [Register Map](#).

**图 8-29. Unique\_ID2 Register**

|                  |    |    |    |    |    |   |   |
|------------------|----|----|----|----|----|---|---|
| 15               | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| Unique_ID[31:24] |    |    |    |    |    |   |   |
| R-xxh            |    |    |    |    |    |   |   |
| 7                | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| Unique_ID[23:16] |    |    |    |    |    |   |   |
| R-xxh            |    |    |    |    |    |   |   |

**表 8-15. Unique\_ID2 Register Field Descriptions**

| Bit  | Field            | Type | Reset | Description                        |
|------|------------------|------|-------|------------------------------------|
| 15:0 | Unique_ID[31:16] | R    | xxxxh | Bits 31:16 of the device Unique ID |

### 8.6.11 Unique\_ID3 Register (Address = 0Ah) [reset = xxxxh]

This register contains bits 15:0 of the Unique ID for the device.

Return to [Register Map](#).

图 8-30. Unique\_ID3 Register

|                 |    |    |    |    |    |   |   |
|-----------------|----|----|----|----|----|---|---|
| 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| Unique_ID[15:8] |    |    |    |    |    |   |   |
| R-xxh           |    |    |    |    |    |   |   |
| 7               | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| Unique_ID[7:0]  |    |    |    |    |    |   |   |
| R-xxh           |    |    |    |    |    |   |   |

表 8-16. Unique\_ID3 Register Field Descriptions

| Bit  | Field           | Type | Reset | Description                        |
|------|-----------------|------|-------|------------------------------------|
| 15:0 | Unique_ID[15:0] | R    | xxxxh | Bits 15:0 of the device Unique ID. |

### 8.6.12 Device\_ID Register (Address = 0Bh) [reset = 1114h]

This register indicates the device ID.

Return to [Register Map](#).

图 8-31. Device\_ID Register

|          |    |    |    |          |    |   |   |
|----------|----|----|----|----------|----|---|---|
| 15       | 14 | 13 | 12 | 11       | 10 | 9 | 8 |
| Rev[3:0] |    |    |    | ID[11:8] |    |   |   |
| R-1h     |    |    |    | R-1h     |    |   |   |
| 7        | 6  | 5  | 4  | 3        | 2  | 1 | 0 |
| ID[7:0]  |    |    |    | R-14h    |    |   |   |

表 8-17. Device\_ID Register Field Descriptions

| Bit   | Field    | Type | Reset | Description                |
|-------|----------|------|-------|----------------------------|
| 15:12 | Rev[3:0] | R    | 1h    | Device revision indicator. |
| 11:0  | ID[11:0] | R    | 114h  | Device ID indicator.       |

## 9 Application and Implementation

### 备注

以下应用部分中的信息不属TI 器件规格的范围，TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计，以确保系统功能。

### 9.1 Application Information

The TMP114 can be operated with a two-wire I<sup>2</sup>C or SMBus compatible interface and features the ability to operate with a 1.2-V bus voltage regardless of the VDD voltage. The TMP114 features a uniquely small z-height of 0.15 mm designed for low clearance and space-constrained applications.

The device also features an integrated optional CRC checksum for ensuring data integrity during communication.

### 9.2 Separate I<sup>2</sup>C Pullup and Supply Application



图 9-1. Separate I<sup>2</sup>C Pullup and Supply Voltage Application

#### 9.2.1 Design Requirements

For this design example, use the parameters listed below.

表 9-1. Design Parameters

| Parameter                    | Value            |
|------------------------------|------------------|
| Supply (V <sub>DD</sub> )    | 1.08 V to 1.98 V |
| SDA, SCL V <sub>PULLUP</sub> | 1.2 V            |
| SDA, SCL R <sub>PULLUP</sub> | 1.2 kΩ           |

#### 9.2.2 Detailed Design Procedure

The TMP114 will convert temperature at a default 250 ms interval with an adjustable conversion period between 6.4 ms and 2 s. The SDA and SCL pin voltage of the TMP114 can be at a higher voltage than the VDD pin voltage, removing the need for power sequencing when using the TMP114.

The TMP114 comes in an ultra-small body and z-height package the user can place as close to temperature sources as possible for better thermal coupling.

### 9.2.3 Application Curves



图 9-2. Average Temperature Accuracy

### 9.3 Equal I<sup>2</sup>C Pullup and Supply Voltage Application



图 9-3. Equal I<sup>2</sup>C Pullup and Supply Voltage Application

#### 9.3.1 Design Requirements

For this design example, use the parameters listed below.

表 9-2. Design Parameters

| Parameter             | Value            |
|-----------------------|------------------|
| Supply ( $V_{DD}$ )   | 1.08 V to 1.98 V |
| SDA, SCL $V_{PULLUP}$ | $V_{DD}$         |
| SDA, SCL $R_{PULLUP}$ | 1.2 kΩ           |

#### 9.3.2 Detailed Design Procedure

The SDA and SCL pin voltage of the TMP114 can be the same as the supply voltage  $V_{DD}$ . The accuracy of the TMP114 is not affected by the pullup voltage.

## 10 Power Supply Recommendations

The TMP114 operates with power supply in the range of 1.08 V to 1.98 V. The device can measure temperature accurately in the full supply range. A power-supply bypass capacitor is required for proper operation. Place this capacitor as close as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is  $0.1 \mu\text{F}$ . Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise.

## 11 Layout

### 11.1 Layout Guidelines

The TMP114 is a simple device to layout. Place the power supply bypass capacitor as close to the device as possible, and connect the capacitor as shown in [图 11-1](#). Pull up the open-drain output pin SDA and the I<sup>2</sup>C clock SCL through  $R_{PULLUP}$  pullup resistors.

### 11.2 Layout Example



图 11-1. Layout Recommendation (Top View)

## 12 Device and Documentation Support

### 12.1 接收文档更新通知

要接收文档更新通知，请导航至 [ti.com](https://ti.com) 上的器件产品文件夹。点击 [订阅更新](#) 进行注册，即可每周接收产品信息更改摘要。有关更改的详细信息，请查看任何已修订文档中包含的修订历史记录。

### 12.2 支持资源

[TI E2E™ 支持论坛](#)是工程师的重要参考资料，可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范，并且不一定反映 TI 的观点；请参阅 TI 的 [《使用条款》](#)。

### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 12.4 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.5 术语表

[TI 术语表](#) 本术语表列出并解释了术语、首字母缩略词和定义。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

表 13-1. YMT Package D and E Dimensions

|                   | MIN      | NOM      | MAX        |
|-------------------|----------|----------|------------|
| D                 | 0.750 mm | 0.758 mm | 0.766 mm   |
| E                 | 0.750 mm | 0.758 mm | 0.766 mm   |
| C (Seating Plane) |          |          | 20 $\mu$ m |



**YMT0004**

## PACKAGE OUTLINE

**PicoStar™ - 0.15 mm max height**

PicoStar



**NOTES:**

PicoStar is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.

## EXAMPLE BOARD LAYOUT

**YMT0004**
**PicoStar™ - 0.15 mm max height**

PicoStar



**LAND PATTERN EXAMPLE**  
 EXPOSED METAL SHOWN  
 SCALE:60X



**SOLDER MASK DETAILS**  
 NOT TO SCALE

4225388/B 08/2020

NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.  
 For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).

## EXAMPLE STENCIL DESIGN

**YMT0004**

**PicoStar™ - 0.15 mm max height**

PicoStar



**SOLDER PASTE EXAMPLE  
BASED ON 0.075 mm THICK STENCIL  
SCALE:60X**

4225388/B 08/2020

NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| TMP114AIYMTR     | ACTIVE        | PICOSTAR     | YMT             | 4    | 3000        | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   |                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114AIYMTT     | ACTIVE        | PICOSTAR     | YMT             | 4    | 250         | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   |                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114BIYMTR     | ACTIVE        | PICOSTAR     | YMT             | 4    | 3000        | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   | YS                      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114CIYMTR     | ACTIVE        | PICOSTAR     | YMT             | 4    | 3000        | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   | YS                      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114NAIYMTR    | ACTIVE        | PICOSTAR     | YMT             | 4    | 3000        | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   | YS                      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114NAIYMTT    | ACTIVE        | PICOSTAR     | YMT             | 4    | 250         | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   | YS                      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TMP114NBIYMTR    | ACTIVE        | PICOSTAR     | YMT             | 4    | 3000        | RoHS & Green    | Call TI                              | Level-1-260C-UNLIM   | -40 to 125   | YS                      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TMP114AIYMTR  | PICOST AR    | YMT             | 4    | 3000 | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114AIYMTT  | PICOST AR    | YMT             | 4    | 250  | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114BIYMTR  | PICOST AR    | YMT             | 4    | 3000 | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114CIYMTR  | PICOST AR    | YMT             | 4    | 3000 | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114NAIYMTR | PICOST AR    | YMT             | 4    | 3000 | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114NAIYMTT | PICOST AR    | YMT             | 4    | 250  | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |
| TMP114NBIYMTR | PICOST AR    | YMT             | 4    | 3000 | 180.0              | 8.4                | 0.85    | 0.85    | 0.23    | 2.0     | 8.0    | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMP114AIYMTR  | PICOSTAR     | YMT             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TMP114AIYMTT  | PICOSTAR     | YMT             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TMP114BIYMTR  | PICOSTAR     | YMT             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TMP114CIYMTR  | PICOSTAR     | YMT             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TMP114NAIYMTR | PICOSTAR     | YMT             | 4    | 3000 | 182.0       | 182.0      | 20.0        |
| TMP114NAIYMTT | PICOSTAR     | YMT             | 4    | 250  | 182.0       | 182.0      | 20.0        |
| TMP114NBIYMTR | PICOSTAR     | YMT             | 4    | 3000 | 182.0       | 182.0      | 20.0        |

## 重要声明和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成任何索赔、损害、成本、损失和债务，TI 对此概不负责。

TI 提供的产品受 [TI 的销售条款](#) 或 [ti.com](#) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址：Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, 德州仪器 (TI) 公司