









SN54HC574, SN74HC574

ZHCSPH1H - DECEMBER 1982 - REVISED DECEMBER 2021

## SNx4HC574 具有三态输出的八路边沿触发 D 类触发器

### 1 特性

- 2V 至 6V 的宽工作电压范围
- 高电流三态同相输出直接驱动总线或驱动最多 15 个 LSTTL 负载
- 低功耗, I<sub>CC</sub> 最大 80µA
- t<sub>pd</sub> 典型值 = 22ns
- ±6mA 输出驱动(电压为 5V 时)
- 低输入电流,最大值 1µA
- 总线结构引脚分配
- 对于符合 MIL-PRF-38535 标准的产品, 所有参数均经过测试,除非另外注明。对于所有其 他产品,生产流程不一定包含对所有参数的测试。

#### 2 说明

这些八路边沿触发 D 类触发器具有专为总线驱动设计 的三态输出。它们特别适合用于实现缓冲寄存器、I/O 端口、双向总线驱动器和工作寄存器。

#### 器件信息

| 器件型号         | 封装 <sup>(1)</sup> | 封装尺寸(标称值)        |
|--------------|-------------------|------------------|
| SN74HC574DW  | SOIC (20)         | 12.80mm × 7.50mm |
| SN74HC574DBR | SSOP (20)         | 7.20mm × 5.30mm  |
| SN74HC574N   | PDIP (20)         | 25.40mm × 6.35mm |
| SN74HC574NSR | SO (20)           | 15.00mm × 5.30mm |
| SN74HC574PW  | TSSOP (20)        | 6.50mm × 4.40mm  |
| SN54HC574J   | CDIP (20)         | 26.92mm × 6.92mm |
| SNJ54HC574FK | LCCC (20)         | 8.89mm × 8.45mm  |
| SNJ54HC574W  | CFP (20)          | 13.72mm × 6.92mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



功能方框图



#### **Table of Contents**

| 1 特性                                 | . 1 | 7.1 Overview                            | 8  |
|--------------------------------------|-----|-----------------------------------------|----|
|                                      |     | 7.2 Functional Block Diagram            | 8  |
| 3 Revision History                   |     | 7.3 Device Functional Modes             | 8  |
| 4 Pin Configuration and Functions    |     | 8 Power Supply Recommendations          | 9  |
| 5 Specifications                     |     | 9 Layout                                | 9  |
| 5.1 Absolute Maximum Ratings         |     | 9.1 Layout Guidelines                   |    |
| 5.2 Recommended Operating Conditions |     | 10 Device and Documentation Support     | 10 |
| 5.3 Thermal Information              |     | 10.1 接收文档更新通知                           | 10 |
| 5.4 Electrical Characteristics       | 5   | 10.2 支持资源                               | 10 |
| 5.5 Timing Requirements              |     | 10.3 Trademarks                         |    |
| 5.6 Switching Characteristics        |     | 10.4 Electrostatic Discharge Caution    | 10 |
| 5.7 Switching Characteristics        |     | 10.5 术语表                                |    |
| 5.8 Operating Characteristics        |     | 11 Mechanical, Packaging, and Orderable |    |
| 6 Parameter Measurement Information  |     | Information                             | 10 |
| 7 Detailed Description               |     |                                         |    |
| •                                    |     |                                         |    |
|                                      |     |                                         |    |

### 3 Revision History

## 



## **4 Pin Configuration and Functions**



J, W, DB, DW, N, NS, or PW package 20-Pin CDIP, CFP, SSOP, SOIC, PDIP, SO, or TSSOP Top View



FK package 20-Pin LCCC Top View



### **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                        |                             | MIN   | MAX | UNIT |
|------------------|--------------------------------------------------------|-----------------------------|-------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                                   |                             | - 0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                     | $V_I < 0$ or $V_I > V_{CC}$ |       | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>                    | $V_O < 0$ or $V_O > V_{CC}$ |       | ±20 | mA   |
| I <sub>O</sub>   | Continuous output current                              | $V_O = 0$ to $V_{CC}$       |       | ±35 | mA   |
|                  | Continuous current through each V <sub>CC</sub> or GND |                             |       | ±70 | mA   |
| TJ               | Junction temperature                                   |                             |       | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                              |                             | - 65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **5.2 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                 |                         | SN   | SN54HC574 |                 |      | 74HC574 |                 | UNIT |
|-----------------|---------------------------------|-------------------------|------|-----------|-----------------|------|---------|-----------------|------|
|                 |                                 |                         | MIN  | NOM       | MAX             | MIN  | NOM     | MAX             | UNII |
| V <sub>CC</sub> | Supply voltage                  |                         | 2    | 5         | 6               | 2    | 5       | 6               | V    |
|                 |                                 | V <sub>CC</sub> = 2 V   | 1.5  |           |                 | 1.5  |         |                 |      |
| $V_{IH}$        | High-level input voltage        | V <sub>CC</sub> = 4.5 V | 3.15 |           |                 | 3.15 |         |                 | V    |
|                 | V <sub>CC</sub> = 6 V           | 4.2                     |      |           | 4.2             |      |         |                 |      |
|                 |                                 | V <sub>CC</sub> = 2 V   |      |           | 0.5             |      |         | 0.5             |      |
| $V_{IL}$        | Low-level input voltage         | V <sub>CC</sub> = 4.5 V |      |           | 1.35            |      |         | 1.35            | V    |
|                 |                                 | V <sub>CC</sub> = 6 V   |      |           | 1.8             |      |         | 1.8             |      |
| Vı              | Input voltage                   | <u> </u>                | 0    |           | Vcc             | 0    |         | V <sub>CC</sub> | V    |
| Vo              | Output voltage                  |                         | 0    |           | V <sub>CC</sub> | 0    |         | V <sub>CC</sub> | V    |
|                 |                                 | V <sub>CC</sub> = 2 V   |      |           | 1000            |      |         | 1000            |      |
| t <sub>t</sub>  | Input transition rise/fall time | V <sub>CC</sub> = 4.5 V |      |           | 500             |      |         | 500             | ns   |
|                 |                                 | V <sub>CC</sub> = 6 V   |      |           | 400             |      |         | 400             |      |
| T <sub>A</sub>  | Operating free-air temperature  | '                       | - 55 |           | 125             | - 40 |         | 85              | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### 5.3 Thermal Information

|                         |                                                       | DW (SOIC) | DB (SSOP) | N (PDIP) | NS (SO) | PW (TSSOP) |      |
|-------------------------|-------------------------------------------------------|-----------|-----------|----------|---------|------------|------|
| THERMAL                 | METRIC                                                | 20 PINS   | 20 PINS   | 20 PINS  | 20 PINS | 20 PINS    | UNIT |
| R <sub>0</sub> JA       | Junction-to-ambient thermal resistance <sup>(1)</sup> | 109.1     | 122.7     | 84.6     | 113.4   | 131.8      | °C/W |
| R <sub>θ</sub> JC (top) | Junction-to-case (top) thermal resistance             | 76        | 81.6      | 72.5     | 78.6    | 72.2       | °C/W |
| R <sub>0</sub> JB       | Junction-to-board thermal resistance                  | 77.6      | 77.5      | 65.3     | 78.4    | 82.8       | °C/W |
| ΨЈТ                     | Junction-to-top characterization parameter            | 51.5      | 46.1      | 55.3     | 47.1    | 21.5       | °C/W |

Submit Document Feedback

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### **5.3 Thermal Information (continued)**

|                        |                                              |           | SN74HC574 |          |         |            |      |  |  |  |
|------------------------|----------------------------------------------|-----------|-----------|----------|---------|------------|------|--|--|--|
|                        |                                              | DW (SOIC) | DB (SSOP) | N (PDIP) | NS (SO) | PW (TSSOP) |      |  |  |  |
| THERMAL METRIC         |                                              | 20 PINS   | 20 PINS   | 20 PINS  | 20 PINS | 20 PINS    | UNIT |  |  |  |
| Ψ ЈВ                   | Junction-to-board characterization parameter | 77.1      | 77.1      | 65.2     | 78.1    | 82.4       | °C/W |  |  |  |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A       | N/A       | N/A      | N/A     | N/A        | °C/W |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### **5.4 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                       |                            | V <sub>cc</sub> | T,   | <sub>A</sub> = 25°C |      | SN54H | C574  | SN74HC574 |       | UNIT |
|-----------------|---------------------------------------|----------------------------|-----------------|------|---------------------|------|-------|-------|-----------|-------|------|
| PARAMETER       | IESI C                                | 1201 CONDITIONS            |                 | MIN  | TYP                 | MAX  | MIN   | MAX   | MIN       | MAX   | ONII |
|                 |                                       |                            | 2 V             | 1.9  | 1.998               |      | 1.9   |       | 1.9       |       |      |
|                 |                                       | $I_{OH} = -20  \mu A$      | 4.5 V           | 4.4  | 4.499               |      | 4.4   |       | 4.4       |       |      |
| V <sub>OH</sub> | $V_I = V_{IH}$ or $V_{IL}$            |                            | 6 V             | 5.9  | 5.999               |      | 5.9   |       | 5.9       |       | V    |
|                 |                                       | $I_{OH} = -6 \text{ mA}$   | 4.5 V           | 3.98 | 4.3                 |      | 3.7   |       | 3.84      |       |      |
|                 |                                       | I <sub>OH</sub> = - 7.8 mA | 6 V             | 5.48 | 5.8                 |      | 5.2   |       | 5.34      |       |      |
|                 |                                       |                            | 2 V             |      | 0.002               | 0.1  |       | 0.1   |           | 0.1   |      |
|                 |                                       | I <sub>OL</sub> = 20 μA    | 4.5 V           |      | 0.001               | 0.1  |       | 0.1   |           | 0.1   |      |
| V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$            |                            | 6 V             |      | 0.001               | 0.1  |       | 0.1   |           | 0.1   | V    |
|                 |                                       | I <sub>OL</sub> = 6 mA     | 4.5 V           |      | 0.17                | 0.26 |       | 0.4   |           | 0.33  |      |
|                 |                                       | I <sub>OL</sub> = 7.8 mA   | 6 V             |      | 0.15                | 0.26 |       | 0.4   |           | 0.33  |      |
| I <sub>1</sub>  | V <sub>I</sub> = V <sub>CC</sub> or 0 |                            | 6 V             |      | ±0.1                | ±100 |       | ±1000 |           | ±1000 | nA   |
| I <sub>OZ</sub> | $V_O = V_{CC}$ or 0                   |                            | 6 V             |      | ±0.01               | ±0.5 |       | ±10   |           | ±5    | μA   |
| I <sub>CC</sub> | $V_I = V_{CC}$ or 0,                  | I <sub>O</sub> = 0         | 6 V             |      |                     | 8    |       | 160   |           | 80    | μA   |
| C <sub>i</sub>  |                                       |                            | 2 V to 6 V      |      | 3                   | 10   |       | 10    |           | 10    | pF   |

### 5.5 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted)

|                    |                                                | V <sub>cc</sub> | T <sub>A</sub> = 25°C MIN MAX |    | SN54HC | 574 | SN74HC | 574 | UNIT |
|--------------------|------------------------------------------------|-----------------|-------------------------------|----|--------|-----|--------|-----|------|
|                    |                                                | V CC            |                               |    | MIN    | MAX | MIN    | MAX | ONII |
|                    |                                                | 2 V             |                               | 6  |        | 4   |        | 5   |      |
| f <sub>clock</sub> | Clock frequency                                | 4.5 V           |                               | 30 |        | 20  |        | 24  | MHz  |
|                    |                                                | 6 V             |                               | 38 |        | 24  |        | 28  |      |
|                    |                                                | 2 V             | 80                            |    | 120    |     | 100    |     |      |
| t <sub>w</sub>     | t <sub>w</sub> Pulse duration, CLK high or low | 4.5 V           | 16                            |    | 24     |     | 20     |     | ns   |
|                    |                                                | 6 V             | 14                            |    | 20     |     | 17     |     |      |
|                    |                                                | 2 V             | 100                           |    | 150    |     | 125    |     |      |
| t <sub>su</sub>    | Setup time, data before CLK ↑                  | 4.5 V           | 20                            |    | 30     |     | 25     |     | ns   |
|                    |                                                | 6 V             | 17                            |    | 26     |     | 21     |     |      |
|                    |                                                | 2 V             | 5                             |    | 5      |     | 5      |     |      |
| t <sub>h</sub>     | $t_h$ Hold time, data after CLK $\uparrow$     |                 | 5                             |    | 5      |     | 5      |     | ns   |
|                    |                                                | 6 V             | 5                             |    | 5      |     | 5      |     |      |



### **5.6 Switching Characteristics**

over recommended operating free-air temperature range,  $C_L$  = 50 pF (unless otherwise noted) (see  $\boxtimes$  6-1)

|                  | <u> </u>         | <u> </u> | ·               |     |          | `   |        |     |        |     |       |
|------------------|------------------|----------|-----------------|-----|----------|-----|--------|-----|--------|-----|-------|
| PARAMETER        | FROM             | то       | V <sub>cc</sub> | T,  | λ = 25°C |     | SN54HC | 574 | SN74HC | 574 | UNIT  |
| TARAMETER        | (INPUT) (OUTPUT) |          | <b>V</b> CC     | MIN | TYP      | MAX | MIN    | MAX | MIN    | MAX | Oitil |
|                  |                  |          | 2 V             | 6   | 11       |     | 4      |     | 5      |     |       |
| f <sub>max</sub> |                  |          | 4.5 V           | 30  | 36       |     | 20     |     | 24     |     | MHz   |
|                  |                  |          | 6 V 36 40 24 28 |     |          |     |        |     |        |     |       |
|                  |                  |          | 2 V             |     | 90       | 180 |        | 270 |        | 225 |       |
| t <sub>pd</sub>  | CLK              | Any Q    | 4.5 V           |     | 28       | 36  |        | 54  |        | 45  | ns    |
|                  |                  |          | 6 V             |     | 24       | 31  |        | 46  |        | 38  |       |
|                  |                  |          | 2 V             |     | 77       | 150 |        | 225 |        | 190 |       |
| t <sub>en</sub>  | ŌĒ               | Any Q    | 4.5 V           |     | 26       | 30  |        | 45  |        | 38  | ns    |
|                  |                  |          | 6 V             |     | 23       | 26  |        | 38  |        | 32  |       |
|                  |                  |          | 2 V             |     | 52       | 150 |        | 225 |        | 190 |       |
| t <sub>dis</sub> | ŌĒ               | Any Q    | 4.5 V           |     | 24       | 30  |        | 45  |        | 38  | ns    |
|                  |                  |          | 6 V             |     | 22       | 26  |        | 38  |        | 32  |       |
|                  |                  |          | 2 V             |     | 28       | 60  |        | 90  |        | 75  |       |
| t <sub>t</sub>   |                  | Any Q    | 4.5 V           |     | 8        | 12  |        | 18  |        | 15  | ns    |
|                  |                  |          | 6 V             |     | 6        | 10  |        | 15  |        | 13  |       |

## **5.7 Switching Characteristics**

over recommended operating free-air temperature range, C<sub>L</sub> = 150 pF (unless otherwise noted) (see 8 6-1)

| PARAMETER        | FROM    | TO<br>(OUTPUT) | V               | T <sub>A</sub> | = 25°C |     | SN54HC5 | 74  | SN74HC574 |     | UNIT |
|------------------|---------|----------------|-----------------|----------------|--------|-----|---------|-----|-----------|-----|------|
| PARAMETER        | (INPUT) |                | V <sub>CC</sub> | MIN            | TYP    | MAX | MIN     | MAX | MIN       | MAX | UNIT |
|                  |         |                | 2 V             | 6              |        |     |         |     | 5         |     |      |
| f <sub>max</sub> |         |                | 4.5 V           | 30             |        |     |         |     | 24        |     | MHz  |
|                  |         |                | 6 V             | 36             |        |     |         |     | 28        |     |      |
|                  |         |                | 2 V             |                | 105    | 265 |         | 400 |           | 330 |      |
| t <sub>pd</sub>  | CLK     | Any Q          | 4.5 V           |                | 36     | 53  |         | 80  |           | 66  | ns   |
|                  |         |                | 6 V             |                | 31     | 46  |         | 68  |           | 57  |      |
|                  |         |                | 2 V             |                | 95     | 235 |         | 355 |           | 295 |      |
| t <sub>en</sub>  | ŌĒ      | Any Q          | 4.5 V           |                | 32     | 47  |         | 71  |           | 59  | ns   |
|                  |         |                | 6 V             |                | 28     | 41  |         | 60  |           | 51  |      |
|                  |         |                | 2 V             |                | 60     | 210 |         | 315 |           | 265 |      |
| t <sub>t</sub>   |         | Any Q          | 4.5 V           |                | 17     | 42  |         | 63  | -         | 53  | ns   |
|                  |         |                | 6 V             |                | 14     | 36  |         | 53  |           | 45  |      |

## **5.8 Operating Characteristics**

T<sub>A</sub> = 25°C

|                 | PARAMETER                                   | TEST CONDITIONS | TYP | UNIT |
|-----------------|---------------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per flip-flop | No load         | 100 | pF   |

Submit Document Feedback

#### **6 Parameter Measurement Information**



**LOAD CIRCUIT** 







VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES







VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

- NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 6 \text{ ns}$ ,  $t_f = 6 \text{ ns}$ .
  - D. For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.
  - E. The outputs are measured one at a time with one input transition per measurement.
  - F. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - H.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

图 6-1. Load Circuit and Voltage Waveforms

### 7 Detailed Description

#### 7.1 Overview

These octal edge-triggered D-type flip-flops feature 3-state outputs designed specifically for bus driving. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight flip-flops enter data on the low-to-high transition of the clock (CLK) input.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

 $\overline{\text{OE}}$  does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

#### 7.2 Functional Block Diagram



To Seven Other Channels

图 7-1. Functional Block Diagram

#### 7.3 Device Functional Modes

Function Table (Each Flip-Flop)

|    | INPUTS   | OUTPUT |       |
|----|----------|--------|-------|
| ŌĒ | CLK      | D      | Q     |
| L  | <b>†</b> | Н      | Н     |
| L  | <b>†</b> | L      | L     |
| L  | H or L   | X      | $Q_0$ |
| Н  | X        | X      | Z     |



### 8 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-  $\mu$  F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-  $\mu$  F and 1-  $\mu$  F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 9 Layout

#### 9.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

### 10 Device and Documentation Support

#### 10.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.2 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated





www.ti.com 29-Dec-2021

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------|
| JM38510/65604BRA | ACTIVE     | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65604BRA | Samples |
| M38510/65604BRA  | ACTIVE     | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>65604BRA | Samples |
| SN54HC574J       | ACTIVE     | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SN54HC574J           | Samples |
| SN74HC574APWR    | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574A               | Samples |
| SN74HC574DBR     | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574DBRG4   | ACTIVE     | SSOP         | DB                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574DW      | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574DWG4    | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574DWR     | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574N       | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74HC574N           | Samples |
| SN74HC574NE4     | ACTIVE     | PDIP         | N                  | 20   | 20             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -40 to 85    | SN74HC574N           | Samples |
| SN74HC574NSR     | ACTIVE     | SO           | NS                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574PW      | ACTIVE     | TSSOP        | PW                 | 20   | 70             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574PWR     | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574PWRG4   | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SN74HC574PWT     | ACTIVE     | TSSOP        | PW                 | 20   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | HC574                | Samples |
| SNJ54HC574FK     | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ54HC<br>574FK     | Samples |
| SNJ54HC574J      | ACTIVE     | CDIP         | J                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ54HC574J          | Samples |
| SNJ54HC574W      | ACTIVE     | CFP          | W                  | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | SNJ54HC574W          | Samples |

## **PACKAGE OPTION ADDENDUM**

www.ti.com 29-Dec-2021

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HC574, SN74HC574:

Catalog: SN74HC574

Military: SN54HC574

NOTE: Qualified Version Definitions:



## **PACKAGE OPTION ADDENDUM**

www.ti.com 29-Dec-2021

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Jan-2022

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC574APWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HC574DBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HC574DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74HC574DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74HC574NSR   | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74HC574PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HC574PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74HC574PWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HC574PWT   | TSSOP           | PW                 | 20 | 250  | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



www.ti.com 5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type  | Package Drawing   | Pins | SPQ  | Length (mm) | Width (mm)                              | Height (mm)    |
|----------------|---------------|-------------------|------|------|-------------|-----------------------------------------|----------------|
| 201.00         | - demage Type | r donago Branning |      | J. Q | zongan (mm) | *************************************** | mongine (minn) |
| SN74HC574APWR  | TSSOP         | PW                | 20   | 2000 | 853.0       | 449.0                                   | 35.0           |
| SN74HC574DBR   | SSOP          | DB                | 20   | 2000 | 853.0       | 449.0                                   | 35.0           |
| SN74HC574DWR   | SOIC          | DW                | 20   | 2000 | 367.0       | 367.0                                   | 45.0           |
| SN74HC574DWR   | SOIC          | DW                | 20   | 2000 | 364.0       | 361.0                                   | 36.0           |
| SN74HC574NSR   | SO            | NS                | 20   | 2000 | 367.0       | 367.0                                   | 45.0           |
| SN74HC574PWR   | TSSOP         | PW                | 20   | 2000 | 853.0       | 449.0                                   | 35.0           |
| SN74HC574PWR   | TSSOP         | PW                | 20   | 2000 | 364.0       | 364.0                                   | 27.0           |
| SN74HC574PWRG4 | TSSOP         | PW                | 20   | 2000 | 853.0       | 449.0                                   | 35.0           |
| SN74HC574PWT   | TSSOP         | PW                | 20   | 250  | 853.0       | 449.0                                   | 35.0           |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74HC574DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74HC574DWG4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74HC574N    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74HC574NE4  | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74HC574PW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| SNJ54HC574FK  | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# W (R-GDFP-F20)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司