# **Precision Analog Controller**

#### **FEATURES**

- Programmable Transconductance for Optimum Current Drive
- Accessible 1.3V Precision Reference
- Both Error Amplifier Inputs Available
- 0.7% Overall Reference Tolerance
- 0.4% Initial Accuracy
- 2.2V to 24.0V Operating Supply Voltage and User Programmable Reference
- Reference Accuracy Maintained for Entire Range of Supply Voltage
- Superior Accuracy and Easier Compensation for Optoisolator Application
- Low Quiescent Current (0.50mA Typ)

#### DESCRIPTION

The UC39432 is an adjustable precision analog controller with 100mA sink capability if the ISET pin is grounded. A resistor between ISET and ground will modify the transconductance while decreasing the maximum current sink. This will add further control in the optocoupler configuration. The trimmed precision reference along with the non-inverting error amplifier inputs are accessible for custom configuration. A sister device, the UC39431 adjustable shunt regulator, has an on-board resistor network providing six preprogrammed voltage levels, as well as external programming capability.

### **BLOCK DIAGRAM**



### CONNECTION DIAGRAM

| ABSOLUTE N | MUMIXAN | <b>RATINGS</b> |
|------------|---------|----------------|
|------------|---------|----------------|

| Supply Voltage: VCC24V                       |
|----------------------------------------------|
| Regulated Output: V <sub>COLL</sub> 24V      |
| EA Input: SENSE, EA+ 6V                      |
| EA Compensation: COMP                        |
| Reference Output: REF6V                      |
| Output Sink Current: I <sub>COLL</sub>       |
| Output Source Current: ISET                  |
| Power Dissipation at $T_A \le 25$ °C (DIL-8) |
| Derate 8mW/°C for T <sub>A</sub> > 25°C      |
| Storage Temperature Range65°C to +150°C      |
| Junction Temperature55°C to +150°C           |
| Lead Temperature (Soldering, 10 sec.) +300°C |
|                                              |

Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages.



**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}C$  to  $+125^{\circ}C$  and COLL Output = 2.4V to 24.0V for the UC19432,  $T_A = -25^{\circ}C$  to  $+85^{\circ}C$  and COLL Output = 2.3V to 24.0V for the UC29432, and  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  and COLL Output = 2.3V to 24.0V for the UC39432, VCC = 15V,  $I_{COLL} = 10mA$ ,  $T_A = T_J$ .

| PARAMETER                                   | TEST CONDITIONS                                               |        | MIN   | TYP  | MAX   | UNITS |
|---------------------------------------------|---------------------------------------------------------------|--------|-------|------|-------|-------|
| Reference Voltage Tolerance                 | T <sub>A</sub> = 25°C                                         | 19432* | 1.295 | 1.3  | 1.305 | ٧     |
| -                                           | ,                                                             | 39432B | 1.29  | 1.3  | 1.31  | V     |
| Reference Temperature Tolerance             | $V_{COLL} = 5.0V$                                             | 19432* | 1.291 | 1.3  | 1.309 | V     |
| r.                                          |                                                               | 39432B | 1.286 | 1.3  | 1.314 | V     |
| Reference Line Regulation                   | VCC = 2.4V to 24.0V, V <sub>COLL</sub> = 5V                   | 19432* |       | 10   | 38    | mV    |
|                                             |                                                               | 39432B |       | 10   | 57    | mV    |
| Reference Load Regulation                   | I <sub>COLL</sub> = 10mA to 50mA, V <sub>COLL</sub> = 5V      | 19432* |       | 10   | 38    | mV    |
|                                             |                                                               | 39432B |       | 10   | 57    | mV    |
| Reference Sink Current                      | 1                                                             |        |       |      | 10    | μΑ    |
| Reference Source Current                    |                                                               |        |       |      | -10   | μА    |
| EA Input Bias Current                       |                                                               |        | -0.5  | -0.2 |       | μА    |
| EA Input Offset Voltage                     |                                                               | 19432* |       |      | 4.0   | mV    |
|                                             |                                                               | 39432B |       |      | 4.0   | mV    |
| EA+ Operational Voltage Limitations         | (Note 1)                                                      |        | 0.9   |      | 1.6   | V     |
| EA Output Current Sink (Internally Limited) |                                                               |        |       |      | 16    | μА    |
| EA Output Current Source                    |                                                               |        |       |      | -1    | mA    |
| Minimum Operating Current                   | $VCC = 24.0V, V_{COLL} = 5V$                                  |        |       | 0.50 | 0.80  | mA    |
| Collector Current Limit (Note)              | V <sub>COLL</sub> = VCC = 24.0V, Ref = 1.35V<br>ISET = GND    |        |       | 130  | 145   | mA    |
| Collector Saturation                        | I <sub>COLL</sub> = 20mA                                      |        | 0.7   | 1.1  | 1.5   | V     |
| Transconductance (gm) (Note)                | VCC = 2.4V to 24.0V,                                          | 19432* | -170  | -140 | -110  | mS    |
|                                             | V <sub>COL</sub> = 3V, I <sub>COLL</sub> = 20mA<br>ISET = GND | 39432B | -180  | -140 | -100  | mS    |
| Error Amplifier AVOL                        |                                                               |        | 60    | 90   |       | dB    |
| Error Amplifier GBW                         | (Note 1)                                                      |        | 3.0   | 5    |       | MHz   |
| Transconductance Amplifier GBW              |                                                               |        |       | 3    | 1     | MHz   |

<sup>\*</sup> Also applies to the UC29432 and UC39432

Note: Programmed transconductance and collector current limit equations are specified in the ISET pin description.

Note 1: Guaranteed by design. Not 100% tested in production.

#### PIN DESCRIPTIONS

**COLL:** The collector of the output transistor with a maximum voltage of 24V. This pin is the output of the transconductance amplifier. The overall open loop voltage gain of the transconductance amplifier is gm •  $R_L$ , where gm is designed to be  $-140 \text{mS} \pm 30 \text{mS}$  and  $R_L$  represents the output load.

**COMP:** The output of the error amplifier and the input to the transconductance amplifier. This pin is available to compensate the high frequency gain of the error amplifier. It is internally voltage limited to approximately 2.0V.

**EA+:** The non-inverting input to the error amplifier.

**GND:** The reference and power ground for the device. The power ground of the output transistor is isolated on the chip from the substrate ground used to bias the remainder of the device.

**ISET:** The current set pin for the transconductance amplifier. The transconductance will be -140mS as specified in the electrical table if this pin is grounded. If a resistance  $R_L$  is added to the ISET pin, the resulting new transconductance is calculated using the following equation: gm =  $-0.714\text{V} \cdot (5.1\Omega + R_L)$ . The maximum current will be approximately

$$I_{MAX} = \frac{0.6V}{5.1\Omega + R_I}$$

**REF:** The output of the trimmed precision reference. It can source or sink  $10\mu A$  and still maintain the 1% temperature specification.

**SENSE:** The inverting terminal of the error amplifier used as both the voltage sense input to the error amplifier and its other compensation point. The error amplifier uses the SENSE input to compare against the 1.3V on-chip reference.

The SENSE pin is also used as the undervoltage lockout (UVLO). It is intended to keep the chip from operating until the internal reference is properly biased. The threshold is approximately 1V. It is important that once the UVLO is released, the error amplifier can drive the transconductance amplifier to stabilize the loop. If a capacitor is connected between the SENSE and COMP pins to create a pole, it will limit the slew rate of the error amplifier. To increase the bandwidth and ensure startup at low load current, it is recommended to create a zero along with the pole as shown in the UC39431 shunt regulator application. The error amplifier must slew 2.0V to drive the transconductance amplifier initially on.

**VCC:** The power connection for the device. The minimum to maximum operating voltage is 2.2V to 24.0V. The quiescent current is typically 0.50mA.



Figure 1. 5.0V Optocoupler application.

### **OVERVOLTAGE COMPARATOR APPLICATION**

The signal  $V_{IN}$  senses the input voltage. As long as the input voltage is less than 5.5V, the output is equal to the voltage on  $V_{IN}$ . During this region of operation, the diode is reversed biased which keeps the EA+ pin at 1.3V. When  $V_{IN}$  exceeds the over voltage threshold of 5.5V, the output is driven low. This forward biases the diode and creates hysteresis by changing the threshold to 4.5V.

#### **OPTOCOUPLER APPLICATION**

The optocoupler application shown takes advantage of the accessible pins REF and ISET. The ISET pin has a 33 ohm resistor to ground that protects the opto-coupler by limiting the current to about 16mA. This also lowers the transconductance to approximately 19mS. The ability to adjust the transconductance gives the designer further control of the loop gain. The REF pin is available to satisfy any high precision voltage requirements.



Figure 2. 5.5V Overvoltage comparator with hysteresis.

www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| UC29432D         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -25 to 85    | UC29432                 | Samples |
| UC29432DG4       | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -25 to 85    | UC29432                 | Samples |
| UC29432DTR       | NRND       | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC29432                 |         |
| UC29432DTRG4     | NRND       | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC29432                 |         |
| UC29432N         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -25 to 85    | UC29432N                | Samples |
| UC39432BD        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC39432BD<br>39432B     | Samples |
| UC39432D         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC39432                 | Samples |
| UC39432N         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC39432N                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC29432, UC29432M:

Catalog: UC29432

Military: UC29432M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC29432DTR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC29432DTR | SOIC         | D               | 8    | 2500 | 853.0       | 449.0      | 35.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

# **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UC29432D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UC29432DG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UC29432N   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| UC39432BD  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UC39432D   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| UC39432N   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated