#### OPA991-Q1, OPA2991-Q1, OPA4991-Q1 ZHCSL14D - MARCH 2020 - REVISED SEPTEMBER 2021 #### OPAx991-Q1 汽车类 40V 轨至轨输入/输出、低失调电压、 低噪声运算放大器 ## 1 特性 符合面向汽车应用的 AEC-Q100 标准 - 温度等级 1: -40°C 至 +125°C, TA - 器件 HBM ESD 分类等级 2A - 器件 CDM ESD 分类等级 C6 • 低失调电压: ±125µV 低失调电压漂移:±0.3µV/°C • 低噪声: 1 kHz 时为 10.8nV/ √Hz 高共模抑制:130dB 低偏置电流:±10pA • 轨至轨输入和输出 • 宽带宽: 4.5MHz GBW 高压摆率:21V/µs • 高容性负载驱动:1nF • 支持多路复用器/比较器的输入 - 放大器以最高达到电源轨的差分输入工作 - 放大器可用于开环中,也可用作比较器 低静态电流:每个放大器 560µA • 宽电源电压: ±1.35V 至 ±20V, 2.7V 至 40V • 强大的 EMIRR 性能:输入引脚和电源引脚上采用 EMI/RFI 滤波器 ## 2 应用 • 针对 AEC-Q100 1 级应用进行了优化 - 信息娱乐系统与仪表组 - 被动安全 - 车身电子装置和照明 - 混合动力汽车/电动汽车逆变器和电机控制 - 车载充电器 (OBC) 和无线充电器 - 动力总成电流传感器 - 高级驾驶辅助系统 (ADAS) - 高侧电流感应 ## 3 说明 OPAx991-Q1 系列 ( OPA991-Q1 、 OPA2991-Q1 和 OPA4991-Q1) 是面向汽车应用的高电压 (40V) 通用运 算放大器系列。这些器件具有出色的直流精度和交流性 能,包括轨至轨输入/输出、低失调电压(典型值为 ±125μV)、低温漂(典型值为 ±0.3μV/°C)、低噪声 (10.8nV/√Hz 和 1.8μV<sub>PP</sub>)和 4.5MHz 带宽。 OPAx991-Q1 具有独特功能,例如电源轨的差分和共 模输入电压范围、高输出电流 (±75mA)、高压摆率 (21V/us) 和高容性负载驱动 (1nF), 是一款稳定可靠的 高性能运算放大器,适用于高电压汽车应用。 OPAx991-Q1 系列运算放大器采用标准封装(如 SOT-23、SOIC、VSSOP 和 TSSOP),其额定工作 温度范围为 - 40°C 至 125°C。 #### 器件信息 | 器件型号 <sup>(1)</sup> | 封装 | 封装尺寸(标称值) | | |---------------------|-------------|-----------------|--| | OPA991-Q1 | SOT-23 (5) | 2.90mm × 1.60mm | | | OPA2991-Q1 | SOIC (8) | 4.90mm × 3.90mm | | | | VSSOP (8) | 3.00mm × 3.00mm | | | | SOIC (14) | 8.65mm × 3.90mm | | | OPA4991-Q1 | SOT-23 (14) | 4.20mm × 1.90mm | | | | TSSOP (14) | 5.00mm × 4.40mm | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 高压信号链中的 OPAx991-Q1 ## **Table of Contents** | Tubic Of | Contonts | | |---------------------------------------------|-----------------------------------------|----| | 1 特性 1 | 7.4 Device Functional Modes | 26 | | 2 应用 | 8 Application and Implementation | 27 | | 3 说明 1 | 8.1 Application Information | 27 | | 4 Revision History2 | 8.2 Typical Applications | 27 | | 5 Pin Configuration and Functions3 | 9 Power Supply Recommendations | | | 6 Specifications6 | 10 Layout | 30 | | 6.1 Absolute Maximum Ratings6 | 10.1 Layout Guidelines | | | 6.2 ESD Ratings6 | 10.2 Layout Example | 31 | | 6.3 Recommended Operating Conditions6 | 11 Device and Documentation Support | 32 | | 6.4 Thermal Information for Single Channel6 | 11.1 Device Support | | | 6.5 Thermal Information for Dual Channel7 | 11.2 Documentation Support | 32 | | 6.6 Thermal Information for Quad Channel | 11.3 接收文档更新通知 | 32 | | 6.7 Electrical Characteristics8 | 11.4 支持资源 | 32 | | 6.8 Typical Characteristics10 | 11.5 Trademarks | | | 7 Detailed Description17 | 11.6 Electrostatic Discharge Caution | 33 | | 7.1 Overview17 | 11.7 术语表 | 33 | | 7.2 Functional Block Diagram17 | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description18 | Information | 34 | | | | | | | | | | 1 Pavisian History | | | | 4 Revision History | | | | 注:以前版本的页码可能与当前版本的页码不同 | | | | Changes from Revision C (May 2021) to Revision D (September 2021) | Page | |--------------------------------------------------------------------|------| | • 删除了 <i>器件信息</i> 表中 SOIC (14) 封装的预览说明 | 1 | | • 删除了 <i>器件信息</i> 表中 SOT-23 (14) 封装的预览说明 | | | • 删除了 <i>器件信息</i> 表中 SOIC (8) 封装的预览说明 | 1 | | • 删除了器件信息表中 SOT-23 (5) 封装的预览说明 | | | Changes from Revision B (March 2021) to Revision C (May 2021) | Page | | • 删除了 <i>器件信息</i> 表中 TSSOP (14) 封装的预览说明 | 1 | | Changes from Revision A (December 2020) to Revision B (March 2021) | Page | | • 将数据表状态从"预告信息"更改为"量产数据" | 1 | | • 删除了器件信息表中 VSSOP (8) 封装的预览说明 | | | Changes from Revision * (March 2020) to Revision A (December 2020) | Page | | • 更新了整个文档中的表格、图和交叉参考的编号格式 | | | <ul> <li>在应用 部分中添加了所有应用的链接</li> </ul> | 1 | | • 删除了 <i>器件信息</i> ( <i>说明</i> 部分)中的 SOT-23 (8) 封装 | | | • 向 <i>器件信息</i> ( <i>说明</i> 部分)中添加了 SOT-23 (14) 封装 | | | Deleted Table of Graphs from the Specifications section | 10 | | , | | # **5 Pin Configuration and Functions** 图 5-1. OPA991-Q1 DBV Package 5-Pin SOT-23 Top View 表 5-1. Pin Functions: OPA991-Q1 | PIN | | I/O | DESCRIPTION | | |------|-----|-----|---------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | IN+ | 3 | I | Noninverting input | | | IN- | 4 | I | Inverting input | | | OUT | 1 | 0 | Output | | | V+ | 5 | _ | Positive (highest) power supply | | | V - | 2 | _ | Negative (lowest) power supply | | 图 5-2. OPA2991-Q1 D and DGK Package 8-Pin SOIC and VSSOP Top View 表 5-2. Pin Functions: OPA2991-Q1 | PIN | | 1/0 | DESCRIPTION | | |-------|-----|-----|---------------------------------|--| | NAME | NO. | | DESCRIPTION | | | IN1+ | 3 | 1 | Noninverting input, channel 1 | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | IN1 - | 2 | 1 | Inverting input, channel 1 | | | IN2 - | 6 | 1 | Inverting input, channel 2 | | | OUT1 | 1 | 0 | Output, channel 1 | | | OUT2 | 7 | 0 | Output, channel 2 | | | V+ | 8 | _ | Positive (highest) power supply | | | V - | 4 | _ | Negative (lowest) power supply | | 图 5-3. OPA4991-Q1 D, DYY, and PW Package 14-Pin SOIC, SOT-23 (14), and TSSOP Top View 表 5-3. Pin Functions: OPA4991-Q1 | PIN | | I/O | DESCRIPTION | | |-------|-----|-----|---------------------------------|--| | NAME | NO. | | DESCRIPTION | | | IN1+ | 3 | I | Noninverting input, channel 1 | | | IN1 - | 2 | 1 | Inverting input, channel 1 | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | IN2 - | 6 | I | Inverting input, channel 2 | | | IN3+ | 10 | I | Noninverting input, channel 3 | | | IN3 - | 9 | ı | Inverting input, channel 3 | | | IN4+ | 12 | 1 | Noninverting input, channel 4 | | | IN4 - | 13 | 1 | Inverting input, channel 4 | | | OUT1 | 1 | 0 | Output, channel 1 | | | OUT2 | 7 | 0 | Output, channel 2 | | | OUT3 | 8 | 0 | Output, channel 3 | | | OUT4 | 14 | 0 | Output, channel 4 | | | V+ | 4 | _ | Positive (highest) power supply | | | V - | 11 | _ | Negative (lowest) power supply | | ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |-----------------------------------------------|--------------------------|--------------|----------------------|------| | Supply voltage, $V_S = (V+) - (V-)$ | | 0 | 42 | V | | | Common-mode voltage (3) | (V - ) - 0.5 | (V+) + 0.5 | V | | Signal input pins | Differential voltage (3) | | V <sub>S</sub> + 0.2 | V | | | Current (3) | - 10 | 10 | mA | | Output short-circuit (2) | | Continuo | ous | | | Operating ambient temperature, T <sub>A</sub> | | - 55 | 150 | °C | | Junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | - 65 | 150 | °C | - (1) Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. *Absolute Maximum Ratings* do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Short-circuit to ground, one amplifier per package. This device has been designed to limit *electrical* damage due to excessive output current, but extended short-circuit current, especially with higher supply voltage, can cause excessive heating and eventual *thermal* destruction. See the Thermal Protection section for more information. - (3) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|---------------------------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | | | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### **6.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|-------------------------------|--------------|------------|------| | Vs | Supply voltage, (V+) - (V - ) | 2.7 | 40 | V | | VI | Input voltage range | (V - ) - 0.1 | (V+) + 0.1 | V | | T <sub>A</sub> | Specified ambient temperature | - 40 | 125 | °C | ## **6.4 Thermal Information for Single Channel** | | | OPA991-Q1 | | |------------------------|----------------------------------------------|-----------------|------| | | THERMAL METRIC (1) | DBV<br>(SOT-23) | UNIT | | | | 5 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 187.4 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 86.2 | °C/W | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 54.6 | °C/W | | ΨJT | Junction-to-top characterization parameter | 27.8 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 54.3 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.5 Thermal Information for Dual Channel | | | | OPA2991-Q1 | | | |------------------------|----------------------------------------------|-------------|----------------|------|--| | THERMAL METRIC (1) | | D<br>(SOIC) | DGK<br>(VSSOP) | UNIT | | | | | 8 PINS | 8 PINS | | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 132.6 | 176.5 | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 73.4 | 68.1 | °C/W | | | R <sub> θ JB</sub> | Junction-to-board thermal resistance | 76.1 | 98.2 | °C/W | | | ΨJT | Junction-to-top characterization parameter | 24.0 | 12.0 | °C/W | | | <b>∮</b> ЈВ | Junction-to-board characterization parameter | 75.4 | 96.7 | °C/W | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 6.6 Thermal Information for Quad Channel | THERMAL METRIC (1) | | | OPA4991-Q1 | | | |------------------------|----------------------------------------------|-------------|---------------|-----------------|------| | | | D<br>(SOIC) | PW<br>(TSSOP) | DYY<br>(SOT-23) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 101.4 | 118.0 | 110.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 57.6 | 47.6 | 55.9 | °C/W | | R <sub>0 JB</sub> | Junction-to-board thermal resistance | 57.3 | 60.9 | 35.3 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 18.5 | 6.0 | 2.3 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 56.9 | 60.4 | 35.1 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### **6.7 Electrical Characteristics** For $V_S$ = (V+) - (V - ) = 2.7 V to 40 V (±1.35 V to ±20 V) at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{O\ UT}$ = $V_S$ / 2, unless otherwise noted. | | PARAMETER | TEST CONDIT | MIN | TYP | MAX | UNIT | | | |----------------------|-----------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------|----------|------------|-------------------|--| | OFFSET V | OLTAGE | | | | | | | | | | | | | | ±125 | ±895 | | | | V <sub>OS</sub> | Input offset voltage | V <sub>CM</sub> = V - | T <sub>A</sub> = -40°C to 125°C | | | ±925 | μV | | | dV <sub>OS</sub> /dT | Input offset voltage drift | | T <sub>A</sub> = -40°C to 125°C | | ±0.3 | | μV/°C | | | PSRR | Input offset voltage | $V_{CM} = V - , V_S = 4 V to 40 V$ | - T <sub>A</sub> = -40°C to 125°C | | ±0.3 | ±1 | | | | | versus power supply | $V_{CM} = V - , V_S = 2.7 V \text{ to } 40 V^{(2)}$ | | | ±1 | ±5 | μV/V | | | | Channel separation | f = 0 Hz | 1 | | 5 | | μV/V | | | INPUT BIA | AS CURRENT | | | | | | | | | I <sub>B</sub> | Input bias current | | | | ±10 | | pA | | | Ios | Input offset current | | | | ±10 | | pА | | | NOISE | , | | | | | ' | | | | E <sub>N</sub> | Input voltage noise | f = 0.1 Hz to 10 Hz | | | 1.8 | | $\mu V_{PP}$ | | | | input voltage noise | 1 - 0.1112 10 10112 | | 0.3 | | | μV <sub>RMS</sub> | | | _ | Input voltage noise | f = 1 kHz | 10.8 | | nV/ √ H: | | | | | e <sub>N</sub> | density | f = 10 kHz | | 9.4 | | 1107 4 112 | | | | i <sub>N</sub> | Input current noise | f = 1 kHz | | | 82 | | fA/ √ Hz | | | INPUT VO | LTAGE RANGE | | | | | | | | | $V_{CM}$ | Common-mode voltage range | | | (V - ) - 0.1 | | (V+) + 0.1 | ٧ | | | CMRR | Common-mode rejection ratio | $V_S = 40 \text{ V, } (V - ) - 0.1 \text{ V} < V_{CM} < (V+) - 2 \text{ V (Main input pair)}$ | | 107 | 130 | | - dB | | | | | V <sub>S</sub> = 4 V, (V - ) - 0.1 V < V <sub>CM</sub> < (V+) - 2 V (Main input pair) | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 82 | 100 | | | | | | | $V_S = 2.7 \text{ V, } (V - ) - 0.1 \text{ V} < V_{CM} < (V+) - 2 \text{ V (Main input pair})^{(2)}$ | | 75 | 95 | | | | | | | $V_S = 2.7 \text{ V to } 40 \text{ V, (V+)} - 1 \text{ V} < V_{CM}$ < (V+) + 0.1 V (Aux input pair) | | | 85 | | | | | INPUT CA | PACITANCE | | | | | | | | | Z <sub>ID</sub> | Differential | | | | 100 9 | | M Ω p | | | Z <sub>ICM</sub> | Common-mode | | | | 6 1 | | TΩ pl | | | OPEN-LO | OP GAIN | | | | | ' | | | | A <sub>OL</sub> | Open-loop voltage gain | V <sub>S</sub> = 40 V, V <sub>CM</sub> = V - | | 120 | 145 | | | | | | | | T <sub>A</sub> = -40°C to 125°C | | 142 | | | | | | | V <sub>S</sub> = 4 V, V <sub>CM</sub> = V - | | 104 | 130 | | - 5 | | | | | $(V - ) + 0.1 V < V_O < (V+) - 0.1 V$ | T <sub>A</sub> = -40°C to 125°C | | 125 | | dB | | | | | V <sub>S</sub> = 2.7 V, V <sub>CM</sub> = V - | | 101 | 120 | | | | | | | $(V - ) + 0.1 V < V_0 < (V+) - 0.1 V^{(2)}$ | T <sub>A</sub> = -40°C to 125°C | | 118 | | | | ## **6.7 Electrical Characteristics (continued)** For $V_S$ = (V+) - (V - ) = 2.7 V to 40 V (±1.35 V to ±20 V) at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{O\ UT}$ = $V_S$ / 2, unless otherwise noted. | | PARAMETER | TEST CONDI | TIONS | MIN TYP | MAX | UNIT | | | | |-------------------|---------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------|------|------|--|--|--| | FREQUE | NCY RESPONSE | | <u>'</u> | | | | | | | | GBW | Gain-bandwidth product | | 4.5 | | MHz | | | | | | SR | Slew rate | V <sub>S</sub> = 40 V, G = +1, C <sub>L</sub> = 20 pF | 21 | | V/µs | | | | | | t <sub>S</sub> | | To 0.01%, $V_S = 40 \text{ V}$ , $V_{STEP} = 10 \text{ V}$ , $V_{STEP} = 10 \text{ V}$ | G = +1, C <sub>L</sub> = 20 pF | 2.5 | | | | | | | | Settling time | To 0.01%, $V_S = 40 \text{ V}$ , $V_{STEP} = 2 \text{ V}$ , G | = +1, C <sub>L</sub> = 20 pF | 1.5 | | | | | | | | Settling time | To 0.1%, $V_S = 40 \text{ V}$ , $V_{STEP} = 10 \text{ V}$ , G | = +1, C <sub>L</sub> = 20 pF | 2 | | μs | | | | | | | To 0.1%, $V_S = 40 \text{ V}$ , $V_{STEP} = 2 \text{ V}$ , $G = 10 \text{ V}$ | = +1, C <sub>L</sub> = 20 pF | 1 | | | | | | | | Phase margin | G = +1, $R_L$ = 10 kΩ, $C_L$ = 20 pF | 60 | | ۰ | | | | | | | Overload recovery time | V <sub>IN</sub> × gain > V <sub>S</sub> | | 400 | | ns | | | | | THD+N | Total harmonic distortion + noise (1) | V <sub>S</sub> = 40 V, V <sub>O</sub> = 3 V <sub>RMS</sub> , G = 1, f = 1 H | kHz | 0.00021% | | | | | | | OUTPUT | 1 | | | | | | | | | | | | | V <sub>S</sub> = 40 V, R <sub>L</sub> = no load <sup>(2)</sup> | 5 | 10 | | | | | | | | | $V_S = 40 \text{ V}, R_L = 10 \text{ k}\Omega$ | 50 | 55 | | | | | | | Voltage output swing from rail | Positive and negative rail headroom | $V_S = 40 \text{ V}, R_L = 2 \text{ k}\Omega$ | 200 | 250 | \ | | | | | | | | V <sub>S</sub> = 2.7 V, R <sub>L</sub> = no load <sup>(2)</sup> | 1 | 6 | mV | | | | | | | | $V_S = 2.7 \text{ V}, R_L = 10 \text{ k}\Omega$ | 5 | 5 12 | | | | | | | | | $V_S = 2.7 \text{ V}, R_L = 2 \text{ k}\Omega$ | 25 | 40 | | | | | | I <sub>SC</sub> | Short-circuit current | | | ±75 | | mA | | | | | C <sub>LOAD</sub> | Capacitive load drive | | | 1000 | | pF | | | | | Z <sub>O</sub> | Open-loop output impedance | f = 1 MHz, I <sub>O</sub> = 0 A | 525 | | Ω | | | | | | POWER S | SUPPLY | | 1 | | 1 | | | | | | IQ | | $V_{CM} = V - $ , $I_O = 0 $ A | | 560 | 685 | | | | | | | Quiescent current per amplifier | V <sub>CM</sub> = V - , I <sub>O</sub> = 0 A, (OPA991-Q1) | 1 | 560 | 691 | | | | | | | | V <sub>CM</sub> = V - , I <sub>O</sub> = 0 A | | | 750 | μA | | | | | | | V <sub>CM</sub> = V - , I <sub>O</sub> = 0 A, (OPA991-Q1) | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 769 | | | | | <sup>(1)</sup> Third-order filter; bandwidth = 80 kHz at - 3 dB. <sup>(2)</sup> Specified by characterization only. ## **6.8 Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>S</sub> = $\pm 20$ V, V<sub>CM</sub> = V<sub>S</sub> / 2, R<sub>LOAD</sub> = 10 k $\Omega$ connected to V<sub>S</sub> / 2, and C<sub>L</sub> = 10 pF (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The OPAx991-Q1 family (OPA991-Q1, OPA2991-Q1, and OPA4991-Q1) is a new generation of 40-V general purpose operational amplifiers. These devices offer excellent DC precision and AC performance, including rail-to-rail input/output, low offset $(\pm 125 \,\mu\text{V}, \,\text{typ})$ , low offset drift $(\pm 0.3 \,\mu\text{V}/^{\circ}\text{C}, \,\text{typ})$ , and 4.5-MHz bandwidth. Unique features such as differential and common-mode input-voltage range to the supply rail, high output current $(\pm 75 \text{ mA})$ and high slew rate (21 V/µs) make the OPAx991-Q1 a robust, high-performance operational amplifier for high-voltage automotive applications. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Input Protection Circuitry The OPAx991-Q1 uses a unique input architecture to eliminate the requirement for input protection diodes but still provides robust input protection under transient conditions. 7-1 shows conventional input diode protection schemes that are activated by fast transient step responses and introduce signal distortion and settling time delays because of alternate current paths, as shown in 7-2. For low-gain circuits, these fast-ramping input signals forward-bias back-to-back diodes, causing an increase in input current and resulting in extended settling time. 图 7-1. OPAx991-Q1 Input Protection Does Not Limit Differential Input Capability 图 7-2. Back-to-Back Diodes Create Settling Issues The OPAx991-Q1 family of operational amplifiers provides a true high-impedance differential input capability for high-voltage applications using a patented input protection architecture that does not introduce additional signal distortion or delayed settling time, making the device an optimal op amp for multichannel, high-switched, input applications. The OPAx991-Q1 tolerates a maximum differential swing (voltage between inverting and non-inverting pins of the op amp) of up to 40 V, making the device suitable for use as a comparator or in applications with fast-ramping input signals such as data-acquisition systems; see the TI TechNote MUX-Friendly Precision Operational Amplifiers for more information. #### 7.3.2 EMI Rejection The OPAx991-Q1 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx991-Q1 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. 图 7-3 shows the results of this testing on the OPAx991-Q1. 表 7-1 shows the EMIRR IN+ values for the OPAx991-Q1 at particular frequencies commonly encountered in real-world applications. The *EMI Rejection* Ratio of Operational Amplifiers application report contains detailed information on the topic of EMIRR performance as it relates to op amps and is available for download from www.ti.com. 图 7-3. EMIRR Testing 表 7-1. OPAx991-Q1 EMIRR IN+ for Frequencies of Interest | FREQUENCY | APPLICATION OR ALLOCATION | EMIRR IN+ | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 400 MHz | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 73.2 dB | | 900 MHz | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications | 82.5 dB | | 1.8 GHz | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz) | 89.7 dB | | 2.4 GHz | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 93.9 dB | | 3.6 GHz | Radiolocation, aero communication and navigation, satellite, mobile, S-band | 95.7 dB | | 5 GHz | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz) | 98.0 dB | #### 7.3.3 Thermal Protection The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This phenomenon is called *self heating*. The absolute maximum junction temperature of the OPAx991-Q1 is 150°C. Exceeding this temperature causes damage to the device. The OPAx991-Q1 has a thermal protection feature that reduces damage from self heating. The protection works by monitoring the temperature of the device and turning off the op amp output drive for temperatures above 170°C. 7-4 shows an application example for the OPAx991-Q1 that has significant self heating because of its power dissipation (0.81 W). Thermal calculations indicate that for an ambient temperature of 65°C, the device junction temperature will reach 177°C. The actual device, however, turns off the output drive to recover towards a safe junction temperature. 7-4 shows how the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so the output is 3 V. When self heating causes the device junction temperature to increase above the internal limit, the thermal protection forces the output to a high-impedance state and the output is pulled to ground through resistor R<sub>L</sub>. If the condition that caused excessive power dissipation is not removed, the amplifier will oscillate between a shutdown and enabled state until the output fault is corrected. 图 7-4. Thermal Protection If the device continues to operate at high junction temperatures with high output power over a long period of time, regardless if the device is or is not entering thermal shutdown, the thermal dissipation of the device can slowly degrade performance of the device and eventually cause catastrophic destruction. Designers should be careful to limit output power of the device at high temperatures, or control ambient and junction temperatures under high output power conditions. #### 7.3.4 Capacitive Load and Stability The OPAx991-Q1 features a resistive output stage capable of driving moderate capacitive loads, and by leveraging an isolation resistor, the device can easily be configured to drive large capacitive loads. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads; see 图 7-5 and 图 7-6. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier will be stable in operation. 图 7-5. Small-Signal Overshoot vs Capacitive Load (10-mV Output Step, G = 1) 图 7-6. Small-Signal Overshoot vs Capacitive Load (10-mV Output Step, G = -1) 图 7-7. Extending Capacitive Load Drive With the OPAx991-Q1 #### 7.3.5 Common-Mode Voltage Range The OPAx991-Q1 is a 40-V, true rail-to-rail input operational amplifier with an input common-mode range that extends 100 mV beyond either supply rail. This wide range is achieved with paralleled complementary N-channel and P-channel differential input pairs, as shown in $\boxed{8}$ 7-8. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1 V to 100 mV above the positive supply. The P-channel pair is active for inputs from 100 mV below the negative supply to approximately (V+) - 2 V. There is a small transition region, typically (V+) - 2 V to (V+) - 1 V in which both input pairs are on. This transition region can vary modestly with process variation, and within this region PSRR, CMRR, offset voltage, offset drift, noise, and THD performance may be degraded compared to operation outside this region. 6-5 shows this transition region for a typical device in terms of input voltage offset in more detail. For more information on common-mode voltage range and PMOS/NMOS pair interaction, see *Op Amps With Complementary-Pair Input Stages* application note. 图 7-8. Rail-to-Rail Input Stage #### 7.3.6 Phase Reversal Protection The OPAx991-Q1 family has internal phase-reversal protection. Many op amps exhibit phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in non-inverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The OPAx991-Q1 is a rail-to-rail input op amp; therefore, the common-mode range can extend beyond the rails. Input signals beyond the rails do not cause phase reversal; instead, the output limits into the appropriate rail. This performance is shown in \$\mathbb{Z}\$ 7-9. For more information on phase reversal, see Op Amps With Complementary-Pair Input Stages application note. 图 7-9. No Phase Reversal #### 7.3.7 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. 7-10 shows an illustration of the ESD circuits contained in the OPAx991-Q1 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. 图 7-10. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application An ESD event is very short in duration and very high voltage (for example; 1 kV, 100 ns), whereas an EOS event is long duration and lower voltage (for example; 50 V, 100 ms). The ESD diodes are designed for out-of-circuit ESD protection (that is, during assembly, test, and storage of the device before being soldered to the PCB). During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit (labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level. Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events. #### 7.3.8 Overload Recovery Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the OPAx991-Q1 is approximately 400 ns. ## 7.3.9 Typical Specifications and Distributions Designers often have questions about a typical specification of an amplifier in order to design a more robust circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an amplifier will exhibit some amount of deviation from the ideal value, like an amplifier's input offset voltage. These deviations often follow *Gaussian* ("bell curve"), or *normal* distributions, and circuit designers can leverage this information to guardband their system, even when there is not a minimum or maximum specification in the *Electrical Characteristics* table. 图 7-11. Ideal Gaussian Distribution $\boxtimes$ 7-11 shows an example distribution, where $\mu$ , or mu, is the mean of the distribution, and where $\sigma$ , or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from $\mu - \sigma$ to $\mu + \sigma$ ). Depending on the specification, values listed in the *typical* column of the *Electrical Characteristics* table are represented in different ways. As a general rule of thumb, if a specification naturally has a nonzero mean (for example, like gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation ( $\mu$ + $\sigma$ ) in order to most accurately represent the typical value. You can use this chart to calculate approximate probability of a specification in a unit; for example, for OPAx991-Q1, the typical input voltage offset is 125 $\mu$ V, so 68.2% of all OPAx991-Q1 devices are expected to have an offset from - 125 $\mu$ V to 125 $\mu$ V. At 4 $\sigma$ (±500 $\mu$ V), 99.9937% of the distribution has an offset voltage less than $\pm 500~\mu V$ , which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units. Specifications with a value in the minimum or maximum column are assured by TI, and units outside these limits will be removed from production material. For example, the OPAx991-Q1 family has a maximum offset voltage of 895 $\mu$ V at 25°C, and even though this corresponds to more than 5 $\sigma$ ( $\approx$ 1 in 1.7 million units), which is extremely unlikely, TI assures that any unit with larger offset than 895 $\mu$ V will be removed from production material. For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guardband for your application, and design worst-case conditions using this value. For example, the 6- $\sigma$ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and could be an option as a wide guardband to design a system around. In this case, the OPAx991-Q1 family does not have a maximum or minimum for offset voltage drift, but based on $\[mathbb{g}\]$ 6-2 and the typical value of 0.3 $\mu$ V/°C in the Electrical Characteristics table, it can be calculated that the 6- $\sigma$ value for offset voltage drift is about 1.8 $\mu$ V/°C. When designing for worst-case system conditions, this value can be used to estimate the worst possible offset across temperature without having an actual minimum or maximum value. However, process variation and adjustments over time can shift typical means and standard deviations, and unless there is a value in the minimum or maximum specification column, TI cannot assure the performance of a device. This information should be used only to estimate the performance of a device. #### 7.4 Device Functional Modes The OPAx991-Q1 has a single functional mode and is operational when the power-supply voltage is greater than $2.7 \text{ V} (\pm 1.35 \text{ V})$ . The maximum power supply voltage for the OPAx991-Q1 is $40 \text{ V} (\pm 20 \text{ V})$ . ## 8 Application and Implementation #### Note 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information The OPAx991-Q1 family offers excellent DC precision and AC performance. These devices operate up to 40-V supply rails and offer true rail-to-rail input/output, low offset voltage and offset voltage drift, as well as 4.5-MHz bandwidth and high output drive. These features make the OPAx991-Q1 a robust, high-performance operational amplifier for high-voltage industrial applications. #### 8.2 Typical Applications #### 8.2.1 Low-Side Current Measurement 8-1 shows the OPAx991-Q1 configured in a low-side current sensing application. For a full analysis of the circuit shown in 8-1 including theory, calculations, simulations, and measured data, see TI Precision Design TIPD129, 0-A to 1-A Single-Supply Low-Side Current-Sensing Solution. 图 8-1. OPAx991-Q1 in a Low-Side, Current-Sensing Application #### 8.2.1.1 Design Requirements The design requirements for this design are: Load current: 0 A to 1 AOutput voltage: 4.9 V Maximum shunt voltage: 100 mV #### 8.2.1.2 Detailed Design Procedure The transfer function of the circuit in 图 8-1 is given in 方程式 1. $$V_{OUT} = I_{LOAD} \times R_{SHUNT} \times Gain$$ (1) The load current ( $I_{LOAD}$ ) produces a voltage drop across the shunt resistor ( $R_{SHUNT}$ ). The load current is set from 0 A to 1 A. To keep the shunt voltage below 100 mV at maximum load current, the largest shunt resistor is defined using 方程式 2. $$R_{SHUNT} = \frac{V_{SHUNT\_MAX}}{I_{LOAD\_MAX}} = \frac{100mV}{1A} = 100m\Omega$$ (2) Using 方程式 2, $R_{SHUNT}$ is calculated to be 100 m $\Omega$ . The voltage drop produced by $I_{LOAD}$ and $R_{SHUNT}$ is amplified by the OPA991-Q1 to produce an output voltage of 0 V to 4.9 V. The gain needed by the OPA991-Q1 to produce the necessary output voltage is calculated using 方程式 3. $$Gain = \frac{\left(V_{OUT\_MAX} - V_{OUT\_MIN}\right)}{\left(V_{IN\_MAX} - V_{IN\_MIN}\right)}$$ (3) Using 方程式 3, the required gain is calculated to be 49 V/V, which is set with resistors $R_F$ and $R_G$ . 方程式 4 is used to size the resistors, $R_F$ and $R_G$ , to set the gain of the OPA991-Q1 to 49 V/V. $$Gain = 1 + \frac{(R_F)}{(R_G)}$$ (4) Choosing $R_F$ as 360 k $\Omega$ , $R_G$ is calculated to be 7.5 k $\Omega$ . $R_F$ and $R_G$ were chosen as 360 k $\Omega$ and 7.5 k $\Omega$ because they are standard value resistors that create a 49:1 ratio. Other resistors that create a 49:1 ratio can also be used. 8 8-2 shows the measured transfer function of the circuit shown in 8 8-1. #### 8.2.1.3 Application Curve 图 8-2. Low-Side, Current-Sense, Transfer Function ## 9 Power Supply Recommendations The OPAx991-Q1 is specified for operation from 2.7 V to 40 V (±1.35 V to ±40 V); many specifications apply from - 40°C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in *Typical Characteristics*. #### **CAUTION** Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings*. Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to *Layout*. ## 10 Layout ### 10.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. - In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. As illustrated in 🗵 10-2, keeping RF and RG close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. - Cleaning the PCB following board assembly is recommended for best performance. - Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. ## 10.2 Layout Example 图 10-1. Schematic Representation 图 10-2. Operational Amplifier Board Layout for Noninverting Configuration ## 11 Device and Documentation Support ## 11.1 Device Support #### 11.1.1 Development Support ### 11.1.1.1 TINA-TI™ (Free Software Download) TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. #### Note These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder. ### 11.1.1.2 TI Precision Designs The OPAx991 is featured in several TI Precision Designs, available online at <a href="http://www.ti.com/ww/en/analog/precision-designs/">http://www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: Texas Instruments, Analog Engineer's Circuit Cookbook: Amplifiers solution guide Texas Instruments, AN31 Amplifier Circuit Collection application note Texas Instruments, MUX-Friendly Precision Operational Amplifiers application brief Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report Texas Instruments, Op Amps With Complementary-Pair Input Stages application note #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 11.5 Trademarks TINA-TI<sup>™</sup> are trademarks of Texas Instruments, Inc and DesignSoft, Inc. TINA<sup>™</sup> and DesignSoft<sup>™</sup> are trademarks of DesignSoft, Inc. TI E2E™ is a trademark of Texas Instruments. Bluetooth® is a registered trademark of Bluetooth SIG, Inc. 所有商标均为其各自所有者的财产。 ### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.7 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 9-Dec-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | OPA2991QDGKRQ1 | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | (6)<br>NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 27BT | Samples | | OPA2991QDRQ1 | ACTIVE | SOIC | D | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O2991Q | Samples | | OPA4991QDRQ1 | ACTIVE | SOIC | D | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OP4991QD | Samples | | OPA4991QDYYRQ1 | ACTIVE | SOT-23-THIN | DYY | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | OPA4991Q | Samples | | OPA4991QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O4991Q | Samples | | OPA991QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2JAF | Samples | | POPA4991QDRQ1 | ACTIVE | SOIC | D | 14 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 9-Dec-2021 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF OPA2991-Q1, OPA4991-Q1, OPA991-Q1: Catalog: OPA2991, OPA4991, OPA991 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product www.ti.com 10-Dec-2021 ### TAPE AND REEL INFORMATION | I | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | I | В0 | Dimension designed to accommodate the component length | | I | K0 | Dimension designed to accommodate the component thickness | | I | W | Overall width of the carrier tape | | ľ | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2991QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2991QDRQ1 | SOIC | D | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA4991QDRQ1 | SOIC | D | 14 | 3000 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | OPA4991QDYYRQ1 | SOT-<br>23-THIN | DYY | 14 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | OPA4991QPWRQ1 | TSSOP | PW | 14 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | OPA991QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 10-Dec-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | OPA2991QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | | OPA2991QDRQ1 | SOIC | D | 8 | 3000 | 853.0 | 449.0 | 35.0 | | | OPA4991QDRQ1 | SOIC | D | 14 | 3000 | 853.0 | 449.0 | 35.0 | | | OPA4991QDYYRQ1 | SOT-23-THIN | DYY | 14 | 3000 | 336.6 | 336.6 | 31.8 | | | OPA4991QPWRQ1 | TSSOP | PW | 14 | 3000 | 853.0 | 449.0 | 35.0 | | | OPA991QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | PLASTIC SMALL OUTLINE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AB PLASTIC SMALL OUTLINE - Publication IPC-7351 may have alternate designs. - Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE - Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - Board assembly site may have different recommendations for stencil design. SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ## D (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE INTEGRATED CIRCUIT - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. # DGK (S-PDSO-G8) ## PLASTIC SMALL OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司