# SN55116, SN75116, SN75117, SN75118, SN75119 DIFFERENTIAL LINE TRANSCEIVERS

SLLS073D - MAY 1976 - REVISED MAY 1998

# features common to all types

- Single 5-V Supply
- 3-State Driver Output Circuitry
- TTL-Compatible Driver Inputs
- TTL-Compatible Receiver Output
- Differential Line Operation
- Receiver Output Strobe (SN55116, SN75116, SN75117) or Enable (SN75118, SN75119)
- Designed for Party-Line (Data-Bus) Applications

### additional features of the SN55116/SN75116

- Choice of Ceramic or Plastic Packages
- Independent Driver and Receiver
- Choice of Open-Collector or Totem-Pole Outputs on Both Driver and Receiver
- Dual Data Inputs on Driver
- Optional Line-Termination Resistor in Receiver
- ±15-V Receiver Common-Mode Capability
- Receiver Frequency-Response Control

### additional features of the SN75117

 Driver Output Internally Connected to Receiver Input

The SN75118 is an SN75116 With 3-State Receiver Output Circuitry The SN75119 is an SN75117 With 3-State Receiver Output Circuitry

# description

These integrated circuits are designed for use in interfacing between TTL-type digital systems and differential data-transmission lines. They are especially useful for party-line (data-bus) applications. Each of these circuit types combine in one package a 3-state differential line driver and a differential-input line receiver, both of which operate from a single 5-V power supply. The driver inputs and the receiver outputs are TTL compatible. The driver employed is similar to the SN55113 and SN75113 3-state line drivers, and the receiver is similar to the SN55115 and SN75115 line receivers.

The SN55116, SN75116, and SN75118 offer all the features of the SN55113 and SN75113 drivers and the SN55115 and SN75115 receivers combined. The driver performs the dual input AND and NAND functions when enabled or presents a high impedance to the load when in the disabled state. The driver output stages are similar to TTL totem-pole outputs, but have the current-sinking portion separated from the current-sourcing portion and both are brought out to adjacent package terminals. This feature allows the user the option of using the driver in the open-collector output configuration, or, by connecting the adjacent source and sink terminals together, of using the driver in the normal totem-pole output configuration.

The receiver portion of the SN55116, SN75116, and SN75118 features a differential-input circuit having a common-mode voltage range of  $\pm 15$  V. An internal 130- $\Omega$  equivalent resistor also is provided, which optionally can be used to terminate the transmission line. A frequency-response control terminal allows the user to reduce the speed of the receiver or to improve differential noise immunity. The receivers of the SN55116 and SN75116 have an output strobe and a split totem-pole output. The receiver of the SN75118 has an output-enable for the 3-state split totem-pole output. The receiver section of either circuit is independent of the driver section except for the  $V_{CC}$  and ground terminals.

The SN75117 and SN75119 provide the basic driver and receiver functions of the SN55116, SN75116, and SN75118, but use a package that is only half as large. The SN75117 and SN75119 are intended primarily for party-line or bus-organized systems because the driver outputs are internally connected to the receiver inputs. The driver has a single data input and a single enable input. The SN75117 receiver has an output strobe, while the SN75119 receiver has a 3-state output enable. However, these devices do not provide output connection options, line-termination resistors, or receiver frequency-response controls.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS073D - MAY 1976 - REVISED MAY 1998

# description (continued)

The SN55116 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN75116, SN75117, SN75118, and SN75119 are characterized for operation from 0°C to 70°C.





SN55116 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

### Function Tables

### '116, SN75118 DRIVER

| 11 | NPUTS | OUTPUTS |    |    |  |  |
|----|-------|---------|----|----|--|--|
| DE | DA    | DB      | DY | DZ |  |  |
| L  | Х     | Х       | Z  | Z  |  |  |
| Н  | L     | Χ       | L  | Н  |  |  |
| Н  | X     | L       | L  | Н  |  |  |
| Н  | Н     | Н       | Н  | L  |  |  |

'116, SN75118 RECEIVER

| RS/RE | DIFF  | OUTPUTS RY |         |  |  |  |  |
|-------|-------|------------|---------|--|--|--|--|
| NO/NE | INPUT | '116       | SN75118 |  |  |  |  |
| L     | Χ     | Н          | Z       |  |  |  |  |
| Н     | L     | Н          | Н       |  |  |  |  |
| Н     | Н     | 1 1        | 1       |  |  |  |  |

SN75118 . . . D OR N PACKAGE (TOP VIEW)



SN75117 . . . D OR P PACKAGE (TOP VIEW)



# SN75119...D OR P PACKAGE (TOP VIEW)



### SN75117, SN75119 DRIVER

| INP | UTS | OUTPUTS |   |  |  |  |
|-----|-----|---------|---|--|--|--|
| DI  | DE  | Α       | В |  |  |  |
| Н   | Н   | Н       | L |  |  |  |
| L   | Н   | L       | Н |  |  |  |
| Х   | L   | Z       | Z |  |  |  |

### SN75117, SN75119 RECEIVER

|   | INPU | TS    | OUTPUT RY |         |  |  |  |  |
|---|------|-------|-----------|---------|--|--|--|--|
| Α | В    | RS/RE | SN75117   | SN75119 |  |  |  |  |
| Н | L    | Н     | Н         | Н       |  |  |  |  |
| L | Н    | Н     | L.        | L       |  |  |  |  |
| Х | Χ    | L     | Н         | Z       |  |  |  |  |

 $H = high level (V_l \ge V_{lH} min or V_{lD} more positive than V_{TH} max), L = low level (V_l \le V_{lL} max or V_{lD} more negative than V_{TL} max), X = irrelevant, Z = high impedance (off)$ 



# logic symbol†

### '116<sup>‡</sup> & ⊳ DYP $\Diamond$ 3 13 $\Diamond$ DE ΕN DYS 1 14 DA $\Diamond$ DZP 15 2 DB $\Diamond$ DZS $\triangleright$ &⊳ RB 5 RA 12 RYP $\Diamond$ 6 $\mathbf{R}_{\mathsf{T}}$ $\mathbf{R}_{\mathsf{T}}$ 11 RYS $\Diamond$ 10 RS RTC RESP







# logic diagram (positive logic)



### '116 Receiver‡



### SN75118 Receiver<sup>‡</sup>



### SN75117 Driver and Receiver<sup>‡</sup>



### SN75119 Driver and Receiver‡



<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

<sup>&</sup>lt;sup>‡</sup> Pin numbers shown for the SN55116 and SN75116 are for the D, J, and N packages, those shown for the SN75118 are for the D and N packages, and those shown for SN75117 and SN75119 are for the D and P packages.

SLLS073D - MAY 1976 - REVISED MAY 1998

# schematics of inputs and outputs



# absolute maximum ratings over operating free-air temperature (unless otherwise noted)‡

| Supply voltage, V <sub>CC</sub> (see Notes 1 and 2)                           | 7 V                          |
|-------------------------------------------------------------------------------|------------------------------|
| Input voltage, V <sub>I</sub> : DA, DB, DE, DI, RE, and RS                    | 5.5 V                        |
| RA, RB, R <sub>T</sub> for '116, SN75118 only                                 | ±25 V                        |
| A and B for SN75117, SN75119 only                                             | 0 to 6 V                     |
| Off-state voltage applied to open-collector outputs: '116, SN75118 only       | 12 V                         |
| Continuous total power dissipation (see Note 2)                               | See Dissipation Rating Table |
| Storage temperature range, T <sub>stq</sub>                                   | –65°C to 150°C               |
| Case temperature for 60 seconds, T <sub>C</sub> : FK package                  | 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package       | 300°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D, N, or P pack | age 260°C                    |

<sup>&</sup>lt;sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to the network ground terminal.
  - 2. In the FK and J packages, the SN55116 chip is alloy mounted. The SN75116, SN75117, SN75118, and SN75119 chips are glass mounted.

# SN55116, SN75116, SN75117, SN75118, SN75119 DIFFERENTIAL LINE TRANSCEIVERS

SLLS073D - MAY 1976 - REVISED MAY 1998

# **DISSIPATION RATING TABLE**

| PACKAGE    | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|------------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| D (8 pin)  | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                | _                                      |
| D (16 pin) | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                | _                                      |
| FK         | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |
| J          | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |
| N          | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | _                                      |
| Р          | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                | _                                      |

# recommended operating conditions

| PARAMETER                                            |                                | 9   | SN55116 |     | SN751<br>SN75 | UNIT |     |    |
|------------------------------------------------------|--------------------------------|-----|---------|-----|---------------|------|-----|----|
|                                                      |                                | MIN | NOM     | MAX | MIN           | NOM  | MAX |    |
| Supply voltage, V <sub>CC</sub>                      |                                | 4.5 | 5       | 5.5 | 4.5           | 5    | 5.5 | V  |
| High-level input voltage, V <sub>IH</sub>            | All inputs except differential | 2   |         |     | 2             |      |     | V  |
| Low-level input voltage, V <sub>IL</sub>             | inputs                         |     |         | 0.8 |               |      | 0.8 | V  |
| High lavel autout august 1                           | Drivers                        |     |         | -40 |               |      | -40 | A  |
| High-level output current, I <sub>OH</sub>           | Receivers -5                   |     |         |     | mA            |      |     |    |
| Landard and a decidence of                           | Drivers                        |     |         | 40  |               |      | 40  |    |
| Low-level output current, I <sub>OL</sub>            | Receivers                      |     |         | 15  |               |      | 15  | mA |
| B                                                    | '116, SN75118                  |     |         | ±15 |               |      | ±15 |    |
| Receiver input voltage, V <sub>I</sub>               | SN75117, SN75119 0             |     | 6       | 0   |               | 6    | V   |    |
| O                                                    | '116, SN75118                  |     |         | ±15 |               |      | ±15 | V  |
| Common-mode receiver input voltage, V <sub>ICR</sub> | SN75117, SN75119 0 6           |     | 0       |     | 6             | V    |     |    |
| Operating free-air temperature, T <sub>A</sub>       |                                | -55 |         | 125 | 0             |      | 70  | °C |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

### driver section

|                        | PARAMETER                                    |                                       |                                                   | TEST SOMBITIONS!                                                                     |                           | '116 | , SN751 | 18   | SN75117, SN75119 |      |      |          |
|------------------------|----------------------------------------------|---------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------|------|---------|------|------------------|------|------|----------|
|                        | PARAMETER                                    |                                       |                                                   | TEST CONDITIONS†                                                                     |                           | MIN  | TYP‡    | MAX  | MIN              | TYP‡ | MAX  | UNIT     |
| V <sub>IK</sub>        | Input clamp voltage                          |                                       | $V_{CC} = MIN,$                                   | I <sub>I</sub> = -12 mA                                                              |                           |      | -0.9    | -1.5 |                  | -0.9 | -1.5 | V        |
|                        |                                              |                                       |                                                   | $T_A = 25^{\circ}C \text{ (SN55116)},$<br>$T_A = 0^{\circ}C \text{ to } 70^{\circ}C$ | $I_{OH} = -10 \text{ mA}$ | 2.4  | 3.4     |      | 2.4              | 3.4  |      |          |
| V <sub>OH</sub>        | High-level output voltage                    |                                       | $V_{CC} = MIN,$<br>$V_{IL} = 0.8 V,$              | (SN75116, SN75117,<br>SN75118, SN75119)                                              | $I_{OH} = -40 \text{ mA}$ | 2    | 3       |      | 2                | 3    |      | V        |
|                        |                                              |                                       | I <sub>IH</sub> = 2 V                             | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$                                        | $I_{OH} = -10 \text{ mA}$ | 2    |         |      | 2                |      |      |          |
|                        |                                              |                                       |                                                   | (SN55116)                                                                            | $I_{OH} = -40 \text{ mA}$ | 1.8  |         |      | 1.8              |      |      |          |
| $V_{OL}$               | Low-level output voltage                     |                                       | $V_{CC} = MIN,$                                   | $V_{IH} = 2 V,$ $V_{IL} = 0.8 V,$                                                    |                           |      | 0.4     |      |                  | 0.4  | V    |          |
| $V_{OK}$               | Output clamp voltage                         |                                       | $V_{CC} = MAX$ ,                                  | $I_{O} = -40 \text{ mA}, \qquad \text{DE at } 0.8 \text{ V}$                         |                           |      |         | -1.5 |                  |      | -1.5 | V        |
|                        | Off-state open-collector output current      |                                       |                                                   | T <sub>A</sub> = 25°C                                                                |                           |      | 1       | 10   |                  |      |      |          |
| I <sub>O(off)</sub> Of |                                              |                                       | $V_{CC} = MAX,$ $V_{O} = 12 V$ $T_{\Delta} = MAX$ |                                                                                      | SN55116                   |      |         | 200  |                  |      |      | μΑ       |
|                        | on state open conceter ou                    | on-state open-conector output current |                                                   | $T_A = MAX$                                                                          | SN75116,<br>SN75118       |      |         | 20   |                  |      |      | μιτ      |
|                        |                                              |                                       | $V_{CC} = MAX$ ,                                  | $V_O = 0$ to $V_{CC}$ , DE at 0.8 V,                                                 | T <sub>A</sub> = 25°C     |      |         | ±10  |                  |      |      |          |
|                        | Off state /high impadance                    | atata\                                | V 144V                                            | $V_0 = 0$                                                                            | SN55116                   |      |         | -300 |                  |      |      |          |
| $I_{OZ}$               | Off-state (high-impedance-<br>output current | -siale)                               | V <sub>CC</sub> = MAX,<br>DE at 0.8 V,            | $V_O = 0.4 \text{ V to } V_{CC}$                                                     | SN55116                   |      |         | ±150 |                  |      |      | μΑ       |
|                        | ·                                            |                                       | $T_A = MAX$                                       | $V_{O} = 0$ to $V_{CC}$                                                              | SN75116,<br>SN75118       |      |         | ±20  |                  |      |      |          |
| I <sub>I</sub>         | Input current at maximum input voltage       | Driver or                             | V <sub>CC</sub> = MAX,                            | V <sub>I</sub> = 5.5 V                                                               |                           |      |         | 1    |                  |      | 1    | mA       |
| I <sub>IH</sub>        | High-level input current                     | enable input                          | $V_{CC} = MAX$ ,                                  | V <sub>I</sub> = 2.4 V                                                               |                           |      |         | 40   |                  |      | 40   | μΑ       |
| I <sub>IL</sub>        | Low-level input current                      | 1                                     | $V_{CC} = MAX$ ,                                  |                                                                                      |                           |      |         | -1.6 |                  |      | -1.6 | mA       |
| Ios                    | Short-circuit output current                 | §                                     | $V_{CC} = MAX$ ,                                  | $V_{O} = 0,$ $T_{A} = 25^{\circ}C$                                                   |                           | -40  |         | -120 | -40              |      | -120 | mA       |
| I <sub>CC</sub>        | Supply current (driver and combined)         | receiver                              | V <sub>CC</sub> = MAX,                            | T <sub>A</sub> = 25°C                                                                |                           |      | 42      | 60   | 42               |      | 60   | mA       |
| <u> </u>               |                                              |                                       |                                                   |                                                                                      |                           |      |         |      |                  |      |      | <u> </u> |

<sup>†</sup> All parameters with the exception of off-state open-collector output current are measured with the active pullup connected to the sink output. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>&</sup>lt;sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C. § Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

# SN55116, SN75116, SN75117, SN75118, SN75119 DIFFERENTIAL LINE TRANSCEIVERS

SLLS073D - MAY 1976 - REVISED MAY 1998

# switching characteristics, $V_{CC}$ = 5 V, $C_L$ = 30 pF, $T_A$ = 25 $^{\circ}C$

# driver section

|                  | PARAMETER                                        | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> | Propagation-delay time, low-to-high level output | Coo Figure 10                     |     | 14  | 30  |      |
| $t_{PHL}$        | Propagation-delay time, high-to-low level output | See Figure 13                     |     | 12  | 30  | ns   |
| $t_{PZH}$        | Output-enable time to high level                 | $R_L = 180 \Omega$ , See Figure 1 | 4   | 8   | 20  | ns   |
| $t_{PZL}$        | Output-enable time to low level                  | $R_L = 250 \Omega$ , See Figure 1 | 5   | 17  | 40  | ns   |
| t <sub>PHZ</sub> | Output-disable time from high level              | $R_L = 180 \Omega$ , See Figure 1 | 4   | 16  | 30  | ns   |
| $t_{PLZ}$        | Output-disable time from low level               | $R_L = 250 \Omega$ , See Figure 1 | 5   | 20  | 35  | ns   |

# INSTRUMENTS

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

### receiver section

|                     | DADAMETED                                                     |                   |                                         | TEST COMP                                   | TIONOT                                                       | '116            | , SN751 | 18   | SN75117, SN75119 |      |      | UNIT |
|---------------------|---------------------------------------------------------------|-------------------|-----------------------------------------|---------------------------------------------|--------------------------------------------------------------|-----------------|---------|------|------------------|------|------|------|
|                     | PARAMETER                                                     |                   |                                         | TEST COND                                   | HONS                                                         | MIN             | TYP‡    | MAX  | MIN              | TYP‡ | MAX  | UNII |
| V-                  | Decitive resident through and resident                        | <b>4</b> 8        | V <sub>O</sub> = 0.4 V,                 | I <sub>OL</sub> = 15 mA,                    | $V_{CC} = MIN, V_{ICR} = 0,$<br>See Note 4                   |                 |         | 0.5  |                  |      | 0.5  | V    |
| V <sub>IT+</sub>    | V <sub>IT+</sub> Positive-going threshold voltage§            |                   | See Note 3                              |                                             | V <sub>CC</sub> = 5 V, V <sub>ICR</sub> = MAX,<br>See Note 5 |                 |         | 1    |                  |      | 1    | v    |
| V                   | Negative going threehold w                                    | olto a o 8        | V <sub>O</sub> = 2.4 V,                 | $I_{OL} = -5 \text{ mA},$                   | $V_{CC} = MIN, V_{ICR} = 0,$<br>See Note 4                   | -0.5¶           |         |      | -0.5¶            |      |      | V    |
| VIT-                | V <sub>IT</sub> Negative-going threshold voltage <sup>§</sup> | ладе <sup>з</sup> | See Note 3                              |                                             | V <sub>CC</sub> = 5 V, V <sub>ICR</sub> = MAX,<br>See Note 5 | _1¶             |         |      | -1¶              |      |      | V    |
| Vi                  | Input voltage range#                                          |                   | V <sub>CC</sub> = 5 V,                  | $V_{ID} = -1 \text{ V or } 1 \text{ V},$    | See Note 3                                                   | 15<br>to<br>–15 |         |      | 6<br>to<br>0     |      |      | V    |
| V <sub>OH</sub>     | V <sub>OH</sub> High-level output voltage                     |                   | I <sub>OH</sub> = -5 mA,                | $V_{CC} = MIN,$<br>$V_{ICR} = 0,$           | V <sub>ID</sub> = -0.5 V,<br>See Notes 4 and 6               | 2.4             |         |      | 2.4              |      |      | V    |
| VOH                 | riigh-level output voltage                                    |                   | See Note 3                              | $V_{CC} = 5 \text{ V},$<br>$V_{ICR} = MAX,$ | $V_{ID} = -1 V$ ,<br>See Note 5                              | 2.4             |         |      | 2.4              |      |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                                      |                   | I <sub>OL</sub> = 15 mA,                | $V_{CC} = MIN,$<br>$V_{ICR} = 0,$           | V <sub>ID</sub> = 0.5 V,<br>See Notes 4 and 7                |                 |         | 0.4  |                  |      | 0.4  | V    |
| VOL                 | Low-level output voltage                                      |                   | See Note 3                              | $V_{CC} = 5 \text{ V},$<br>$V_{ICR} = MAX,$ | V <sub>ID</sub> = 1 V,<br>See Note 5                         | 0.4             |         | 0.4  |                  | 0.4  |      | V    |
|                     |                                                               |                   | ., .,,,,                                | $V_I = 0$ ,                                 | Other input at 0 V                                           |                 | -0.5    | -0.9 |                  | -0.5 | -1   |      |
| I <sub>I(rec)</sub> | Receiver input current                                        |                   | V <sub>CC</sub> = MAX,<br>See Note 3    | $V_1 = 0.4 V$ ,                             | Other input at 2.4 V                                         |                 | -0.4    | -0.7 |                  | -0.4 | -0.8 | mA   |
|                     |                                                               |                   | 230 110.0 0                             | V <sub>I</sub> = 2.4 V,                     | Other input at 0.4 V                                         |                 | 0.1     | 0.3  |                  | 0.1  | 0.4  |      |
| I <sub>I</sub>      | Input current at maximum input voltage                        | Strobe            | $V_{CC} = MIN,$<br>$V_{strobe} = 4.5 V$ | $V_{ID} = -0.5 \text{ V},$                  | '116, SN75117                                                |                 |         | 5    |                  |      | 5    | μА   |
|                     | Iliput voltage                                                | Enable            | $V_{CC} = MAX$ ,                        | V <sub>I</sub> = 5.5 V                      | SN75118, SN75119                                             |                 |         | 1    |                  |      | 1    | mA   |

<sup>&</sup>lt;sup>†</sup> Unless otherwise noted, V<sub>strobe</sub> = 2.4 V. All parameters, with the exception of off-state open-collector output current, are measured with the active pullup connected to the sink output. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC} = 5$  V,  $T_A = 25$ °C, and  $V_{IC} = 0$ .

<sup>§</sup> Differential voltages are at the B input terminal with respect to the A input terminal. Neither receiver input of the SN75117 or SN75119 should be taken negative with respect to GND.

<sup>1</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold voltages only.

<sup>#</sup> Input voltage range is the voltage range that, if exceeded at either input, will cause the receiver to cease functioning properly.

NOTES: 3. Measurement of these characteristics on the SN75117 and SN75119 requires the driver to be disabled with the driver enable at 0.8 V.

<sup>4.</sup> This applies with the less positive receiver input grounded.

<sup>5.</sup> For '116 and SN75118, this applies with the more positive receiver input at 15 V or the more negative receiver input at – 15 V. For SN75117 and SN75119, this applies with the more positive receiver input at 6 V.

<sup>6.</sup> For SN55116,  $V_{ID} = -1 \text{ V}$ 

<sup>7.</sup> For SN55116,  $V_{ID} = 1 \text{ V}$ 

# receiver section (continued)

|                     | DADAMETED                                     |             |                                           | TEGT COMPLETION                               | ot                    | '116 | 6, SN751         | 118  | SN75117, SN75119 |      |      |      |  |
|---------------------|-----------------------------------------------|-------------|-------------------------------------------|-----------------------------------------------|-----------------------|------|------------------|------|------------------|------|------|------|--|
|                     | PARAMETER                                     |             |                                           | TEST CONDITION                                | 51                    | MIN  | TYP <sup>‡</sup> | MAX  | MIN              | TYP‡ | MAX  | UNIT |  |
| I <sub>IH</sub>     | High-level input current                      | Enable      | $V_{CC} = MAX$ ,                          | V <sub>I</sub> = 2.4 V                        | SN75118, SN75119      |      |                  | 40   |                  |      | 40   | μΑ   |  |
| I <sub>i</sub>      | I <sub>I</sub> Low-level input current        | Strobe      | $V_{CC} = MAX,$<br>$V_{strobe} = 0.4 V,$  | V <sub>ID</sub> = 0.5 V,<br>See Notes 4 and 7 | '116, SN75117         |      | -2.4             |      |                  |      | -2.4 | mA   |  |
|                     |                                               | Enable      | $V_{CC} = MAX$ ,                          | V <sub>I</sub> = 0.4 V                        | SN75118, SN75119      |      |                  | -1.6 |                  |      | -1.6 |      |  |
| I <sub>(RTC)</sub>  | Response-time-control curre                   | ent (RTC)   | V <sub>CC</sub> = MAX,<br>RC at 0 V,      | V <sub>ID</sub> = 0.5 V,<br>See Notes 4 and 7 | T <sub>A</sub> = 25°C | -1.2 |                  |      |                  |      |      | mA   |  |
|                     |                                               |             | V <sub>CC</sub> = MAX,                    | T <sub>A</sub> = 25°C                         |                       |      | 1                | 10   |                  |      |      |      |  |
| I <sub>O(off)</sub> | Off-state open-collector outp                 | out current | V <sub>O</sub> = 12 V,                    | SN55116                                       |                       |      | 200              |      |                  |      | μΑ   |      |  |
|                     |                                               |             | $V_{ID} = -1 V$                           | $T_A = MAX$                                   | SN75116, SN75118      |      |                  | 20   |                  |      |      |      |  |
|                     | 0                                             |             | V <sub>CC</sub> = MAX,                    | T <sub>A</sub> = 25°C                         | SN75118, SN75119      |      |                  | ±10  |                  |      | ±10  |      |  |
| loz                 | Off-state (high-impedance-s<br>output current | tate)       | $V_O = 0$ to $V_{CC}$ ,                   | T MAN                                         | SN75118               |      |                  | ±20  |                  |      |      | μА   |  |
|                     | output ourront                                |             | RE at 0.4 V                               | $T_A = MAX$                                   | SN75119               |      |                  |      |                  |      | ±20  |      |  |
| R <sub>T</sub>      | Line-terminating resistance                   |             | V <sub>CC</sub> = 5 V                     |                                               | $T_A = 25^{\circ}C$   | 77   |                  | 167  |                  |      |      | Ω    |  |
| I <sub>OS</sub>     | Short-circuit output current§                 |             | $V_{CC} = MAX,$<br>$V_{ID} = -0.5 V,$     | V <sub>O</sub> = 0,<br>See Notes 4 and 6      | T <sub>A</sub> = 25°C | -15  |                  | -80  | -15              |      | -80  | mA   |  |
| I <sub>CC</sub>     | Short current (driver and receiver combined)  |             | V <sub>CC</sub> = MAX,<br>See Notes 4 and | V <sub>ID</sub> = 0.5 V,<br>7                 | T <sub>A</sub> = 25°C |      | 42               | 60   |                  | 42   | 60   | mA   |  |

<sup>†</sup> Unless otherwise noted, V<sub>strobe</sub> = 2.4 V. All parameters, with the exception of off-state open-collector output current, are measured with the active pullup connected to the sink output. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTES: 4. This applies with the less positive receiver input grounded.

- For SN55116, V<sub>ID</sub> = -1 V
   For SN55116, V<sub>ID</sub> = 1 V

SN55116, SN75116, SN75117, SN75118, SN75119
DIFFERENTIAL LINE TRANSCEIVERS

 $<sup>^{\</sup>ddagger}$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, and V<sub>IC</sub> = 0. § Not more than one output should be shorted at a time.

# SN55116, SN75116, SN75117, SN75118, SN75119 DIFFERENTIAL LINE TRANSCEIVERS

SLLS073D - MAY 1976 - REVISED MAY 1998

# switching characteristics, $V_{CC}$ = 5 V, $C_L$ = 30 pF, $T_A$ = 25 $^{\circ}C$

# receiver section

|                  | PARAMETER                                        | TEST C  | CONDITIONS           | MIN           | TYP | MAX | UNIT |    |
|------------------|--------------------------------------------------|---------|----------------------|---------------|-----|-----|------|----|
| t <sub>PLH</sub> | Propagation-delay time, low-to-high-level output | D 400.0 | 0 Firm 10            |               | 20  | 75  | ns   |    |
| t <sub>PHL</sub> | Propagation-delay time, high-to-low-level output | ıt      | $R_L = 400 \Omega$   | See Figure 16 |     | 17  | 75   | ns |
| $t_{PZH}$        | Output-enable time to high level                 | SN75118 | $R_L = 480 \Omega$ , | See Figure 14 |     | 9   | 20   | ns |
| $t_{PZL}$        | Output-enable time to low level                  | and     | $R_L = 250 \Omega$ , | See Figure 15 |     | 16  | 35   | ns |
| $t_{PHZ}$        | Output-disable time from high level              | SN75119 | $R_L = 480 \Omega$ , | See Figure 14 |     | 12  | 30   | ns |
| $t_{PLZ}$        | Output-disable time from low level               | only    | $R_L = 250 \Omega$ , | See Figure 15 |     | 17  | 35   | ns |

### TYPICAL CHARACTERISTICS<sup>†</sup>



<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

**DRIVER** 

### TYPICAL CHARACTERISTICS<sup>†</sup>



**OUTPUT-ENABLE AND DISABLE TIME** FREE-AIR TEMPERATURE 30  $V_{CC} = 5 V$ See Note A Output Enable and Disable Time - ns 25  $t_{PLZ}$ 20  $t_{PZL}$ t<sub>PHZ</sub> 15 10 t<sub>PZH</sub> 5 0 -75 -50 -25 0 25 50 75 100 125 T<sub>A</sub> - Free-Air Temperature - °C

NOTE A: For  $t_{PZH}$  and  $t_{PHZ}$ :  $R_L$  = 480  $\Omega$ , see Figure 14. For  $t_{PZL}$ and  $t_{PLZ}$ :  $R_L = 250 \Omega$ , see Figure 15.

Figure 6

# **RECEIVER OUTPUT VOLTAGE** vs **DIFFERENTIAL INPUT VOLTAGE** $V_{CC} = 5.5 V$

Figure 5



Figure 7

# **RECEIVER OUTPUT VOLTAGE**



Figure 8

<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

### TYPICAL CHARACTERISTICS†



**RECEIVER OUTPUT-ENABLE AND DISABLE TIME** FREE-AIR TEMPERATURE 30  $V_{CC} = 5 V$ See Note A Output Enable and Disable Time - ns 25 t<sub>PLZ</sub> 20 t<sub>PZL</sub> 15 t<sub>PHZ</sub> 10  $t_{PZH}$ 5 0

NOTE A: For  $t_{PZH}$  and  $t_{PHZ}$ :  $R_L$ = 480  $\Omega$ , see Figure 14. For  $t_{PZL}$  and  $t_{PLZ}$ :  $R_L$  = 250  $\Omega$ , see Figure 15.

25

T<sub>A</sub> - Free-Air Temperature - °C

50

75

100

125

Figure 9



# Figure 10

0

-75

-50

-25



<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

t<sub>PLH</sub> and t<sub>PHL</sub> (receivers only)

Figure 16

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.

(SN75118 and SN75119 receivers only)
Figure 15

- C. For '116 and SN75118,  $V_H=3$  V,  $V_L=-3$  V, the A input is at 0 V. For SN75117 and SN75119,  $V_H=3$  V,  $V_L=0$ , the A input is at 1.5 V.
- D. When testing the '116 and SN75118 receiver sections, the response-time control and the termination resistor pins are left open.







9-Mar-2021

### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)              | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|---------------------|--------------|--------------------------------------|---------|
| 5962-88511012A   | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>88511012A<br>SNJ55<br>116FK | Samples |
| 5962-8851101EA   | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-8851101EA<br>SNJ55116J          | Samples |
| SN75116D         | ACTIVE     | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | SN75116                              | Samples |
| SN75116N         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | SN75116N                             | Samples |
| SN75116NSR       | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | SN75116                              | Samples |
| SN75117P         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | SN75117P                             | Samples |
| SN75118N         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | SN75118N                             | Sample  |
| SN75119D         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | 75119                                | Samples |
| SN75119P         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | SN75119P                             | Samples |
| SNJ55116FK       | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-<br>88511012A<br>SNJ55<br>116FK | Samples |
| SNJ55116J        | ACTIVE     | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type  | -55 to 125   | 5962-8851101EA<br>SNJ55116J          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

# **PACKAGE OPTION ADDENDUM**



9-Mar-2021

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF SN55116, SN75116:

Catalog: SN75116

Military: SN55116

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75116NSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Jan-2022



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75116NSR | SO           | NS              | 16   | 2000 | 853.0       | 449.0      | 35.0        |

www.ti.com 5-Jan-2022

# **TUBE**



\*All dimensions are nominal

| unitensions are nominal |              |              |      |     |        |        |        |        |
|-------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                  | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| 5962-88511012A          | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| SN75116D                | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN75116N                | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75117P                | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75118N                | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN75119D                | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75119P                | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SNJ55116FK              | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



# NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated