

## OCTAL BUFFER/DRIVER WITH 3-STATE OUTPUTS

Check for Samples: [SN74LV541AT](#)

### FEATURES

- Inputs Are TTL-Voltage Compatible
- 4.5-V to 5.5-V  $V_{CC}$  Operation
- Typical  $t_{pd}$  of 4 ns at 5 V
- Typical  $V_{OLP}$  (Output Ground Bounce) <0.8 V at  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$
- Supports Mixed-Mode Voltage Operation on All Ports
- $I_{off}$  Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### DESCRIPTION

The SN74LV541AT is designed for 4.5-V to 5.5-V  $V_{CC}$  operation. The inputs are TTL-voltage compatible, which allows them to be interfaced with bipolar outputs and 3.3-V devices. The device also can be used to translate from 3.3 V to 5 V.

This device is ideal for driving bus lines or buffer memory address registers. It features inputs and outputs on opposite sides of the package to facilitate printed circuit board layout.

The 3-state control gate is a two-input AND gate with active-low inputs so that, if either output-enable ( $\overline{OE1}$  or  $\overline{OE2}$ ) input is high, all corresponding outputs are in the high-impedance state. The outputs provide noninverted data when they are not in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  shall be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

DB, DGV, DW, NS, OR PW PACKAGE  
(TOP VIEW)



RGY PACKAGE  
(TOP VIEW)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

**FUNCTION TABLE  
(EACH BUFFER/DRIVER)**

| INPUTS           |                  |   | OUTPUT |
|------------------|------------------|---|--------|
| $\overline{OE1}$ | $\overline{OE2}$ | A | Y      |
| L                | L                | L | L      |
| L                | L                | H | H      |
| H                | X                | X | Z      |
| X                | H                | X | Z      |

**LOGIC DIAGRAM (POSITIVE LOGIC)**



## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|               |                                                                                             | MIN                        | MAX            | UNIT |
|---------------|---------------------------------------------------------------------------------------------|----------------------------|----------------|------|
| $V_{CC}$      | Supply voltage range                                                                        | -0.5                       | 7              | V    |
| $V_I$         | Input voltage range <sup>(2)</sup>                                                          | -0.5                       | 7              | V    |
| $V_O$         | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | -0.5                       | 7              | V    |
| $V_O$         | Output voltage range applied in the high or low state <sup>(2)(3)</sup>                     | -0.5                       | $V_{CC} + 0.5$ | V    |
| $I_{IK}$      | Input clamp current                                                                         | $V_I < 0$                  | -20            | mA   |
| $I_{OK}$      | Output clamp current                                                                        | $V_O < 0$                  | -50            | mA   |
| $I_O$         | Continuous output current                                                                   | $V_O = 0$ to $V_{CC}$      | $\pm 35$       | mA   |
|               | Continuous current through $V_{CC}$ or GND                                                  |                            | $\pm 70$       | mA   |
| $\theta_{JA}$ | Package thermal impedance                                                                   | DB package <sup>(4)</sup>  | 70             | °C/W |
|               |                                                                                             | DGV package <sup>(4)</sup> | 92             |      |
|               |                                                                                             | DW package <sup>(4)</sup>  | 58             |      |
|               |                                                                                             | NS package <sup>(4)</sup>  | 60             |      |
|               |                                                                                             | PW package <sup>(4)</sup>  | 83             |      |
|               |                                                                                             | RGY package <sup>(5)</sup> | 37             |      |
| $T_{stg}$     | Storage temperature range                                                                   | -65                        | 150            | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) This value is limited to 5.5 V maximum.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7
- (5) The package thermal impedance is calculated in accordance with JESD 51-5.

## RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>

|                     |                                    | MIN                       | MAX | UNIT     |
|---------------------|------------------------------------|---------------------------|-----|----------|
| $V_{CC}$            | Supply voltage                     | 4.5                       | 5.5 | V        |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 4.5$ V to 5.5 V | 2   | V        |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 4.5$ V to 5.5 V | 0.8 | V        |
| $V_I$               | Input voltage                      | 0                         | 5.5 | V        |
| $V_O$               | Output voltage                     | High or low state         | 0   | $V_{CC}$ |
|                     |                                    | 3-state                   | 0   | 5.5      |
| $I_{OH}$            | High-level output current          | $V_{CC} = 4.5$ V to 5.5 V | -16 | mA       |
| $I_{OL}$            | Low-level output current           | $V_{CC} = 4.5$ V to 5.5 V | 16  | mA       |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | $V_{CC} = 4.5$ V to 5.5 V | 20  | ns/V     |
| $T_A$               | Operating free-air temperature     | -40                       | 125 | °C       |

- (1) All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## ELECTRICAL CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted) (see [Figure 1](#))

| PARAMETER                       | TEST CONDITIONS                                             | V <sub>CC</sub> | T <sub>A</sub> = 25°C |     |       | T <sub>A</sub> = -40°C to 85°C |      |     | T <sub>A</sub> = -40°C to 125°C |     |     | UNIT |  |
|---------------------------------|-------------------------------------------------------------|-----------------|-----------------------|-----|-------|--------------------------------|------|-----|---------------------------------|-----|-----|------|--|
|                                 |                                                             |                 | SN74LV541AT           |     |       | SN74LV541AT                    |      |     | SN74LV541AT                     |     |     |      |  |
|                                 |                                                             |                 | MIN                   | TYP | MAX   | MIN                            | MAX  | MIN | MIN                             | TYP | MAX |      |  |
| V <sub>OH</sub>                 | I <sub>OH</sub> = -50 µA                                    | 4.5 V           | 4.4                   | 4.5 |       | 4.4                            |      | 4.4 | Recommended                     |     |     | V    |  |
|                                 | I <sub>OH</sub> = -16 mA                                    | 4.5 V           | 3.8                   |     |       | 3.8                            |      | 3.8 |                                 |     |     |      |  |
| V <sub>OL</sub>                 | I <sub>OL</sub> = 50 µA                                     | 4.5 V           |                       | 0   | 0.1   |                                | 0.1  |     | Recommended                     |     |     | V    |  |
|                                 | I <sub>OL</sub> = 16 mA                                     | 4.5 V           |                       |     | 0.55  |                                | 0.55 |     |                                 |     |     |      |  |
| I <sub>I</sub>                  | V <sub>I</sub> = 5.5 V or GND                               | 0 to 5.5 V      |                       |     | ±0.1  |                                | ±1   |     | Recommended                     |     |     | µA   |  |
| I <sub>OZ</sub>                 | V <sub>O</sub> = V <sub>CC</sub> or GND                     | 5.5 V           |                       |     | ±0.25 |                                | ±2.5 |     |                                 |     |     | µA   |  |
| I <sub>CC</sub>                 | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | 5.5 V           |                       |     | 2     |                                | 20   |     | Recommended                     |     |     | µA   |  |
| ΔI <sub>CC</sub> <sup>(1)</sup> | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND  | 5.5 V           |                       |     | 1.35  |                                | 1.5  |     |                                 |     |     | mA   |  |
| I <sub>off</sub>                | V <sub>I</sub> or V <sub>O</sub> = 0 to 5.5 V               | 0               |                       |     | 0.5   |                                | 5    |     | Recommended                     |     |     | µA   |  |
| C <sub>I</sub>                  | V <sub>I</sub> = V <sub>CC</sub> or GND                     |                 |                       |     | 2     |                                |      |     |                                 |     |     | pF   |  |

(1) This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted) (see [Figure 1](#))

| PARAMETER          | FROM (INPUT) | TO (OUTPUT) | LOAD CAPACITANCE       | T <sub>A</sub> = 25°C |     |      | T <sub>A</sub> = -40°C to 85°C |      |     | T <sub>A</sub> = 25°C to 125°C |     |  | UNIT |  |
|--------------------|--------------|-------------|------------------------|-----------------------|-----|------|--------------------------------|------|-----|--------------------------------|-----|--|------|--|
|                    |              |             |                        | Recommended           |     |      | Recommended                    |      |     | Recommended                    |     |  |      |  |
|                    |              |             |                        | MIN                   | TYP | MAX  | MIN                            | MAX  | MIN | TYP                            | MAX |  |      |  |
| t <sub>pd</sub>    | A            | Y           | C <sub>L</sub> = 15 pF | 2.6                   | 5   | 6.9  | 1                              | 8    | 1   | 9                              |     |  | ns   |  |
|                    | OE           | Y           |                        | 3                     | 8.3 | 11.3 | 1                              | 13   | 1   | 14                             |     |  |      |  |
|                    | OE           | Y           |                        | 1.4                   | 3.9 | 7.5  | 1                              | 8    | 1   | 8.5                            |     |  |      |  |
|                    | A            | Y           | C <sub>L</sub> = 50 pF | 4                     | 5.5 | 7.9  | 1                              | 9    | 1   | 10                             |     |  | ns   |  |
|                    | OE           | Y           |                        | 3.8                   | 8.8 | 12.3 | 1                              | 14   | 1   | 15.2                           |     |  |      |  |
|                    | OE           | Y           |                        | 2.1                   | 9.4 | 11.9 | 1                              | 13.5 | 1   | 14                             |     |  |      |  |
| t <sub>sk(o)</sub> |              |             |                        |                       |     |      | 1                              | 1    |     |                                |     |  |      |  |

## NOISE CHARACTERISTICS<sup>(1)</sup>

V<sub>CC</sub> = 5 V, C<sub>L</sub> = 50 pF

| PARAMETER          | T <sub>A</sub> = 25°C                         |     |     | UNIT        |
|--------------------|-----------------------------------------------|-----|-----|-------------|
|                    | MIN                                           | TYP | MAX |             |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |     |     | 1.1 1.5 V   |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     |     | -1.1 -1.5 V |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |     |     | 4 V         |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              |     |     | 2 V         |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     |     | 0.8 V       |

(1) Characteristics are for surface-mount packages only.

## OPERATING CHARACTERISTICS

V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER                                     | TEST CONDITIONS | TYP                                | UNIT |
|-----------------------------------------------|-----------------|------------------------------------|------|
| C <sub>pd</sub> Power dissipation capacitance | Outputs enabled | C <sub>L</sub> = 50 pF, f = 10 MHz | 8 pF |

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR  
TOTEM-POLE OUTPUTS



LOAD CIRCUIT FOR  
3-STATE AND OPEN-DRAIN OUTPUTS

| TEST              | S1       |
|-------------------|----------|
| $t_{PLH}/t_{PHL}$ | Open     |
| $t_{PLZ}/t_{PZL}$ | $V_{CC}$ |
| $t_{PHZ}/t_{PZH}$ | GND      |
| Open Drain        | $V_{CC}$ |



VOLTAGE WAVEFORMS  
PULSE DURATION



VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
INVERTING AND NONINVERTING OUTPUTS



VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES



VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
LOW- AND HIGH-LEVEL ENABLING

NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_r \leq 3 \text{ ns}$ ,  $t_f \leq 3 \text{ ns}$ .
- The outputs are measured one at a time, with one input transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuits and Voltage Waveforms

## REVISION HISTORY

| Changes from Revision A (August 2005) to Revision B                 | Page |
|---------------------------------------------------------------------|------|
| • Added parameter values for –40 to 125°C temperature ratings. .... | 4    |

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN74LV541ATDBR   | ACTIVE        | SSOP         | DB              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATDGVR  | ACTIVE        | TVSOP        | DGV             | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATDW    | ACTIVE        | SOIC         | DW              | 20   | 25          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATDWR   | ACTIVE        | SOIC         | DW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATNSR   | ACTIVE        | SO           | NS              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 74LV541AT               | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATPW    | ACTIVE        | TSSOP        | PW              | 20   | 70          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATPWR   | ACTIVE        | TSSOP        | PW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATPWT   | ACTIVE        | TSSOP        | PW              | 20   | 250         | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | LV541AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV541ATRGYR  | ACTIVE        | VQFN         | RGY             | 20   | 3000        | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | VV541                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LV541ATDBR  | SSOP         | DB              | 20   | 2000 | 330.0              | 16.4               | 8.2     | 7.5     | 2.5     | 12.0    | 16.0   | Q1            |
| SN74LV541ATDGVR | TVSOP        | DGV             | 20   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74LV541ATDWR  | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |
| SN74LV541ATNSR  | SO           | NS              | 20   | 2000 | 330.0              | 24.4               | 8.4     | 13.0    | 2.5     | 12.0    | 24.0   | Q1            |
| SN74LV541ATPWR  | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.1     | 1.6     | 8.0     | 16.0   | Q1            |
| SN74LV541ATPWT  | TSSOP        | PW              | 20   | 250  | 330.0              | 16.4               | 6.95    | 7.1     | 1.6     | 8.0     | 16.0   | Q1            |
| SN74LV541ATRGYR | VQFN         | RGY             | 20   | 3000 | 330.0              | 12.4               | 3.8     | 4.8     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV541ATDBR  | SSOP         | DB              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LV541ATDGVR | TVSOP        | DGV             | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LV541ATDWR  | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV541ATNSR  | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LV541ATPWR  | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LV541ATPWT  | TSSOP        | PW              | 20   | 250  | 853.0       | 449.0      | 35.0        |
| SN74LV541ATRGYR | VQFN         | RGY             | 20   | 3000 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LV541ATDW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74LV541ATPW | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE

## Example Board Layout

Based on a stencil thickness  
of .127mm (.005inch).

4211284-5/G 08/15

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate design.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

# PACKAGE OUTLINE

DB0020A



SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-150.

# EXAMPLE BOARD LAYOUT

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4214851/B 08/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4214851/B 08/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## GENERIC PACKAGE VIEW

**RGY 20**

**VQFN - 1 mm max height**

**3.5 x 4.5, 0.5 mm pitch**

**PLASTIC QUAD FGLATPACK - NO LEAD**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4225264/A

**RGY0020A**



**PACKAGE OUTLINE**

**VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



4225320/A 09/2019

**NOTES:**

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

# EXAMPLE BOARD LAYOUT

RGY0020A

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:18X



SOLDER MASK DETAILS

4225320/A 09/2019

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RGY0020A

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



**SOLDER PASTE EXAMPLE**  
BASED ON 0.125 mm THICK STENCIL

EXPOSED PAD 21  
78% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE  
SCALE:20X

4225320/A 09/2019

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated