

# SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS118 – DECEMBER 1983 – REVISED MARCH 1988

- Package Options Include Plastic "Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

## description

The '73, and 'H73, contain two independent J-K flip-flops with individual J-K, clock, and direct clear inputs. The '73, and 'H73, are positive pulse-triggered flip-flops. J-K input is loaded into the master while the clock is high and transferred to the slave on the high-to-low transition. For these devices the J and K inputs must be stable while the clock is high.

The 'LS73A contains two independent negative-edge-triggered flip-flops. The J and K inputs must be stable one setup time prior to the high-to-low clock transition for predictable operation. When the clear is low, it overrides the clock and data inputs forcing the Q output low and the  $\bar{Q}$  output high.

The SN5473, SN54H73, and the SN54LS73A are characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN7473, and the SN74LS73A are characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

SN5473, SN54LS73A . . . J OR W PACKAGE  
SN7473 . . . N PACKAGE  
SN74LS73A . . . D OR N PACKAGE

(TOP VIEW)



73  
FUNCTION TABLE

| INPUTS |     |   |   | OUTPUTS |             |
|--------|-----|---|---|---------|-------------|
| CLR    | CLK | J | K | Q       | $\bar{Q}$   |
| L      | X   | X | X | L       | H           |
| H      | ↓   | L | L | $Q_O$   | $\bar{Q}_O$ |
| H      | ↓   | H | L | H       | L           |
| H      | ↓   | L | H | L       | H           |
| H      | ↓   | H | H | TOGGLE  |             |
| H      | H   | X | X | $Q_O$   | $\bar{Q}_O$ |

'LS73A  
FUNCTION TABLE

| INPUTS |     |   |   | OUTPUTS |             |
|--------|-----|---|---|---------|-------------|
| CLR    | CLK | J | K | Q       | $\bar{Q}$   |
| L      | X   | X | X | L       | H           |
| H      | ↓   | L | L | $Q_O$   | $\bar{Q}_O$ |
| H      | ↓   | H | L | H       | L           |
| H      | ↓   | L | H | L       | H           |
| H      | ↓   | H | H | TOGGLE  |             |
| H      | H   | X | X | $Q_O$   | $\bar{Q}_O$ |

FOR CHIP CARRIER INFORMATION,  
CONTACT THE FACTORY

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1988, Texas Instruments Incorporated

# SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS118 – DECEMBER 1983 – REVISED MARCH 1988

## logic symbols†



†These symbols are in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

## schematics of inputs and outputs



# SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS118 – DECEMBER 1983 – REVISED MARCH 1988

## logic diagrams (positive logic)



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

|                                                       |                |
|-------------------------------------------------------|----------------|
| Supply voltage, $V_{CC}$ (See Note 1) . . . . .       | 7 V            |
| Input voltage: '73 . . . . .                          | 5.5 V          |
| 'LS73A . . . . .                                      | 7 V            |
| Operating free-air temperature range: SN54' . . . . . | -55°C to 125°C |
| SN74' . . . . .                                       | 0° C to 70°C   |
| Storage temperature range . . . . .                   | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

# SN5473, SN54LS73A, SN7473, SN74LS73A DUAL J-K FLIP-FLOPS WITH CLEAR

SDLS118 – DECEMBER 1983 – REVISED MARCH 1988

## recommended operating conditions

|                 |                                 | SN5473   |     |      | SN7473 |     |      | UNIT |
|-----------------|---------------------------------|----------|-----|------|--------|-----|------|------|
|                 |                                 | MIN      | NOM | MAX  | MIN    | NOM | MAX  |      |
| V <sub>CC</sub> | Supply voltage                  | 4.5      | 5   | 5.5  | 4.75   | 5   | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage        | 2        |     |      | 2      |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage         |          |     | 0.8  |        |     | 0.8  | V    |
| I <sub>OH</sub> | High-level output current       |          |     | -0.4 |        |     | -0.4 | mA   |
| I <sub>OL</sub> | Low-level output current        |          |     | 16   |        |     | 16   | mA   |
| t <sub>w</sub>  | Pulse duration                  | CLK high | 20  |      | 20     |     |      | ns   |
|                 |                                 | CLK low  | 47  |      | 47     |     |      |      |
|                 |                                 | CLR low  | 25  |      | 25     |     |      |      |
| t <sub>su</sub> | Input setup time before CLK↑    | 0        |     |      | 0      |     |      | ns   |
| t <sub>h</sub>  | Input hold time data after CLK↑ | 0        |     |      | 0      |     |      | ns   |
| T <sub>A</sub>  | Operating free-air temperature  | -55      |     | 125  | 0      |     | 70   | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                    | TEST CONDITIONS <sup>†</sup>                                                                     |                                               |     | SN5473 | SN7473           |     |      | UNIT |
|------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|--------|------------------|-----|------|------|
|                              | MIN                                                                                              | TYP <sup>‡</sup>                              | MAX | MIN    | TYP <sup>‡</sup> | MAX |      |      |
| V <sub>IK</sub>              | V <sub>CC</sub> = MIN, I <sub>I</sub> = -12 mA                                                   |                                               |     | -1.5   |                  |     | -1.5 | V    |
| V <sub>OH</sub>              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -0.4 mA | 2.4                                           | 3.4 |        | 2.4              | 3.4 |      | V    |
| V <sub>OL</sub>              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0.8 V, I <sub>OL</sub> = 16 mA   | 0.2                                           | 0.4 |        | 0.2              | 0.4 |      | V    |
| I <sub>I</sub>               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V                                                    |                                               |     | 1      |                  |     | 1    | mA   |
| I <sub>IH</sub>              | J or K<br>CLR or CLK                                                                             | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.4 V |     |        | 40               |     | 40   | μA   |
|                              |                                                                                                  |                                               |     |        | 80               |     | 80   |      |
| I <sub>IL</sub>              | J or K                                                                                           | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.4 V |     |        | -1.6             |     | -1.6 | mA   |
|                              | CLR                                                                                              |                                               |     |        | -3.2             |     | -3.2 |      |
|                              | CLK                                                                                              |                                               |     |        | -3.2             |     | -3.2 |      |
| I <sub>OS</sub> <sup>§</sup> | V <sub>CC</sub> = MAX                                                                            | -20                                           | -57 | -18    | -57              |     |      | mA   |
| I <sub>CC</sub> <sup>¶</sup> | V <sub>CC</sub> = MAX, See Note 2                                                                |                                               | 10  | 20     |                  | 10  | 20   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time.

<sup>¶</sup> Average per flip-flop.

NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and  $\bar{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

## switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (see note 3)

| PARAMETER#       | FROM (INPUT) | TO (OUTPUT)    | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|------------------|--------------|----------------|------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |              |                | R <sub>L</sub> = 400 Ω, C <sub>L</sub> = 15 pF | 15  | 20  |     | MHz  |
| t <sub>PLH</sub> | CLR          | $\bar{Q}$      |                                                | 16  | 25  |     | ns   |
| t <sub>PHL</sub> |              | Q              |                                                | 25  | 40  |     | ns   |
| t <sub>PLH</sub> | CLK          | Q or $\bar{Q}$ |                                                | 16  | 25  |     | ns   |
| t <sub>PHL</sub> |              |                |                                                | 25  | 40  |     | ns   |

#f<sub>max</sub> = maximum clock frequency; t<sub>PLH</sub> = propagation delay time, low-to-high-level output; t<sub>PHL</sub> = propagation delay time, high-to-low-level output.

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

recommended operating conditions

|             |                                | SN54LS73A        |     |      | SN74LS73A |     |      | UNIT |
|-------------|--------------------------------|------------------|-----|------|-----------|-----|------|------|
|             |                                | MIN              | NOM | MAX  | MIN       | NOM | MAX  |      |
| $V_{CC}$    | Supply voltage                 | 4.5              | 5   | 5.5  | 4.75      | 5   | 5.25 | V    |
| $V_{IH}$    | High-level input voltage       | 2                |     |      | 2         |     |      | V    |
| $V_{IL}$    | Low-level input voltage        |                  |     | 0.7  |           |     | 0.8  | V    |
| $I_{OH}$    | High-level output current      |                  |     | -0.4 |           |     | -0.4 | mA   |
| $I_{OL}$    | Low-level output current       |                  |     | 4    |           |     | 8    | mA   |
| $f_{clock}$ | Clock frequency                | 0                |     | 30   | 0         |     | 30   | MHz  |
| $t_w$       | Pulse duration                 | CLK high         | 20  |      | 20        |     |      | ns   |
|             |                                | CLR low          | 25  |      | 20        |     |      |      |
| $t_{su}$    | Set up time-before CLK↓        | data high or low | 20  |      | 20        |     |      | ns   |
|             |                                | CLR inactive     | 20  |      | 20        |     |      |      |
| $t_h$       | Hold time-data after CLK↓      | 0                |     |      | 0         |     |      | ns   |
| $T_A$       | Operating free-air temperature | -55              |     | 125  | 0         |     | 70   | °C   |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS <sup>†</sup>                                                                        | SN54LS73A                                     |                  |      | SN74LS73A |                  |      | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------|------|-----------|------------------|------|------|
|                  |                                                                                                     | MIN                                           | TYP <sup>‡</sup> | MAX  | MIN       | TYP <sup>‡</sup> | MAX  |      |
| $V_{IK}$         | $V_{CC} = \text{MIN}$ , $I_I = -18 \text{ mA}$                                                      |                                               |                  | -1.5 |           |                  | -1.5 | V    |
| $V_{OH}$         | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 \text{ V}$ , $V_{IL} = \text{MAX}$ , $I_{OH} = -0.4 \text{ mA}$ | 2.5                                           | 3.4              |      | 2.7       | 3.4              |      | V    |
| $V_{OL}$         | $V_{CC} = \text{MIN}$ , $V_{IL} = \text{MAX}$ , $V_{IH} = 2 \text{ V}$ , $I_{OL} = 4 \text{ mA}$    |                                               | 0.25             | 0.4  | 0.25      | 0.4              |      | V    |
|                  | $V_{CC} = \text{MIN}$ , $V_{IL} = \text{MAX}$ , $V_{IH} = 2 \text{ V}$ , $I_{OL} = 8 \text{ mA}$    |                                               |                  |      | 0.35      | 0.5              |      |      |
| $I_I$            | $J$ or $K$<br>CLR<br>CLK                                                                            | $V_{CC} = \text{MAX}$ , $V_I = 7 \text{ V}$   |                  | 0.1  |           | 0.1              |      | mA   |
|                  |                                                                                                     |                                               |                  | 0.3  |           | 0.3              |      |      |
|                  |                                                                                                     |                                               |                  | 0.4  |           | 0.4              |      |      |
| $I_{IH}$         | $J$ or $K$<br>CLR<br>CLK                                                                            | $V_{CC} = \text{MAX}$ , $V_I = 2.7 \text{ V}$ |                  | 20   |           | 20               |      | μA   |
|                  |                                                                                                     |                                               |                  | 60   |           | 60               |      |      |
|                  |                                                                                                     |                                               |                  | 80   |           | 80               |      |      |
| $I_{IL}$         | $J$ or $K$<br>CLR or CLK                                                                            | $V_{CC} = \text{MAX}$ , $V_I = 0.4 \text{ V}$ |                  | -0.4 |           | -0.4             |      | mA   |
|                  |                                                                                                     |                                               |                  | -0.8 |           | -0.8             |      |      |
| $I_{OS\$}$       | $V_{CC} = \text{MAX}$                                                                               | See Note 4                                    | -20              | -100 | -20       | -100             |      | mA   |
| $I_{CC}$ (Total) | $V_{CC} = \text{MAX}$                                                                               | See Note 2                                    |                  | 4    | 6         | 4                | 6    | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

$\$$  Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: With all outputs open,  $I_{CC}$  is measured with the  $Q$  and  $\bar{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

NOTE 4: For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with  $V_O = 2.25 \text{ V}$  and  $2.125 \text{ V}$  for the 54 family and the 74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.

switching characteristics,  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$  (see note 3)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT)   | TEST CONDITIONS                                   |     |     | UNIT |  |
|-----------|-----------------|------------------|---------------------------------------------------|-----|-----|------|--|
|           |                 |                  | MIN                                               | TYP | MAX |      |  |
| $f_{max}$ |                 |                  | $R_L = 2 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ | 30  | 45  | MHz  |  |
| $t_{PLH}$ | CLR or CLK      | $Q$ or $\bar{Q}$ |                                                   | 15  | 20  | ns   |  |
| $t_{PHL}$ |                 |                  |                                                   | 15  | 20  | ns   |  |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                 |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|------------------------------------|-------------------------|
| 5962-9675101QCA  | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QC<br>A<br>SNJ54LS73AJ | <a href="#">Samples</a> |
| 5962-9675101QDA  | ACTIVE        | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QD<br>A<br>SNJ54LS73AW | <a href="#">Samples</a> |
| 5962-9675101QDA  | ACTIVE        | CFP          | W                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QD<br>A<br>SNJ54LS73AW | <a href="#">Samples</a> |
| SN54LS73AJ       | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN54LS73AJ                         | <a href="#">Samples</a> |
| SN54LS73AJ       | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN54LS73AJ                         | <a href="#">Samples</a> |
| SN74LS73AD       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73AD       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73ADR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73ADR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73ADRG4    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73ADRG4    | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | LS73A                              | <a href="#">Samples</a> |
| SN74LS73AN       | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74LS73AN                         | <a href="#">Samples</a> |
| SN74LS73AN       | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74LS73AN                         | <a href="#">Samples</a> |
| SN74LS73ANE4     | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74LS73AN                         | <a href="#">Samples</a> |
| SN74LS73ANE4     | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74LS73AN                         | <a href="#">Samples</a> |
| SNJ54LS73AJ      | ACTIVE        | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QC<br>A<br>SNJ54LS73AJ | <a href="#">Samples</a> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|---------------------|--------------------------------------|----------------------|--------------|------------------------------------|---------------------------------------------------------------------------------|
| SNJ54LS73AJ      | ACTIVE        | CDIP         | J               | 14   | 1           | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QC<br>A<br>SNJ54LS73AJ | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54LS73AW      | ACTIVE        | CFP          | W               | 14   | 1           | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QD<br>A<br>SNJ54LS73AW | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54LS73AW      | ACTIVE        | CFP          | W               | 14   | 1           | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9675101QD<br>A<br>SNJ54LS73AW | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

---

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54LS73A, SN74LS73A :**

- Catalog : [SN74LS73A](#)
- Military : [SN54LS73A](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LS73ADR | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS73ADR | SOIC         | D               | 14   | 2500 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| SN74LS73AD   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940         | 4.32   |
| SN74LS73AN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS73AN   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS73ANE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS73ANE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230        | 4.32   |

W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL-STD 1835 GDFP1-F14

# GENERIC PACKAGE VIEW

**J 14**

**CDIP - 5.08 mm max height**

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4040083-5/G



# PACKAGE OUTLINE

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



4214771/A 05/2017

## NOTES:

1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package is hermetically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
5. Falls within MIL-STD-1835 and GDIP1-T14.

# EXAMPLE BOARD LAYOUT

J0014A

CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



LAND PATTERN EXAMPLE  
NON-SOLDER MASK DEFINED  
SCALE: 5X



4214771/A 05/2017

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated