

# 具有 $\pm 12\text{kV}$ IEC ESD 的 SN65HVD7x 3.3V 全双工 RS-485 收发器

## 1 特性

- 提供 1/8 单元负载选项
  - 一条总线上多达 256 个节点
- 总线 I/O 保护
  - $> \pm 30\text{kV}$  人体放电模式 (HBM) 保护
  - $> \pm 12\text{kV}$  IEC61000-4-2 接触放电
  - $> \pm 4\text{kV}$  IEC61000-4-4 快速瞬变脉冲
- 工业工作温度范围:  
 $-40^\circ\text{C}$  至  $125^\circ\text{C}$
- 用于噪声抑制的较大接收器滞后 (70mV)
- 低功耗
  - 运行期间静态电流  $< 1.1\text{mA}$
  - 低待机电源电流: 10nA (典型值),  
 $< 5\mu\text{A}$  (最大值)
- 针对热插拔应用的无干扰加电和断电 保护
- 与 3.3V 或 5V 控制器兼容的 5V 耐压逻辑输入
- 优化了以下信号传输速率:  
400kbps (70、71)、20Mbps (73、74)、  
50Mbps (76、77)

## 2 应用

- 电子式电表
- 工业自动化
- 楼宇自动化
- 安防和监控
- 编码器和解码器

## 3 说明

这些器件扩展了 RS-485 产品组合，其中包括一系列具有坚固耐用的 3.3V 驱动器和接收器以及高级 ESD 保护的全双工收发器。ESD 保护包括  $> \pm 30\text{kV}$  的 HBM 和  $> \pm 12\text{kV}$  的 IEC61000-4-2 接触放电。SN65HVD7x 器件的较大接收器滞后能够抑制传导差模噪声，其工作温度范围广，在恶劣的工作环境下能够保持可靠性。

SN65HVD7x 器件采用标准 SOIC 封装以及小型 MSOP 封装。

这些器件的每一个都组装有一个差分驱动器和一个差分接收器，这两个器件由一个 3.3V 单电源供电运行。每个驱动器和接收器都具有用于全双工总线通信设计的独立输入和输出引脚。这些器件均具有宽共模电压范围，因此非常适合长电缆上的多点 应用。

SN65HVD71、SN65HVD74 和 SN65HVD77 器件均完全启用，无需外部的使能引脚。

SN65HVD70、SN65HVD73 和 SN65HVD76 器件均具有高电平有效的驱动器使能端和低电平有效的接收器使能端。禁用驱动器和接收器后可获得低于  $5\mu\text{A}$  的低待机电流。

这些器件额定运行温度范围为  $-40^\circ\text{C}$  至  $125^\circ\text{C}$ 。

### 器件信息<sup>(1)</sup>

| 器件型号      | 封装        | 封装尺寸 (标称值)      |
|-----------|-----------|-----------------|
| SN65HVD71 | MSOP (8)  | 3.00mm x 3.00mm |
| SN65HVD74 | SOIC (8)  | 4.90mm x 3.91mm |
| SN65HVD77 |           |                 |
| SN65HVD70 | MSOP (10) | 3.00mm x 3.00mm |
| SN65HVD73 |           |                 |
| SN65HVD76 | SOIC (14) | 8.65mm x 3.91mm |

(1) 如需了解所有可用封装，请参阅数据表末尾的可订购产品附录。

### 方框图



SN65HVD70,  
SN65HVD73, and  
SN65HVD76

SN65HVD71,  
SN65HVD74, and  
SN65HVD77



## 目录

|          |                                            |           |           |                                       |           |
|----------|--------------------------------------------|-----------|-----------|---------------------------------------|-----------|
| <b>1</b> | <b>特性</b>                                  | <b>1</b>  | 9.1       | Overview                              | 17        |
| <b>2</b> | <b>应用</b>                                  | <b>1</b>  | 9.2       | Functional Block Diagram              | 17        |
| <b>3</b> | <b>说明</b>                                  | <b>1</b>  | 9.3       | Feature Description                   | 17        |
| <b>4</b> | <b>修订历史记录</b>                              | <b>2</b>  | 9.4       | Device Functional Modes               | 17        |
| <b>5</b> | <b>Device Comparison Table</b>             | <b>3</b>  | <b>10</b> | <b>Application and Implementation</b> | <b>20</b> |
| <b>6</b> | <b>Pin Configuration and Functions</b>     | <b>4</b>  | 10.1      | Application Information               | 20        |
| <b>7</b> | <b>Specifications</b>                      | <b>7</b>  | 10.2      | Typical Application                   | 20        |
| 7.1      | Absolute Maximum Ratings                   | 7         | <b>11</b> | <b>Power Supply Recommendations</b>   | <b>26</b> |
| 7.2      | ESD Ratings                                | 7         | <b>12</b> | <b>Layout</b>                         | <b>26</b> |
| 7.3      | Recommended Operating Conditions           | 7         | 12.1      | Layout Guidelines                     | 26        |
| 7.4      | Thermal Information — D Packages           | 8         | 12.2      | Layout Example                        | 27        |
| 7.5      | Thermal Information — DGS and DGK Packages | 8         | <b>13</b> | <b>器件和文档支持</b>                        | <b>28</b> |
| 7.6      | Power Dissipation                          | 8         | 13.1      | 器件支持                                  | 28        |
| 7.7      | Electrical Characteristics                 | 8         | 13.2      | 相关链接                                  | 28        |
| 7.8      | Switching Characteristics — 400 kbps       | 9         | 13.3      | 接收文档更新通知                              | 28        |
| 7.9      | Switching Characteristics — 20 Mbps        | 10        | 13.4      | 社区资源                                  | 28        |
| 7.10     | Switching Characteristics — 50 Mbps        | 10        | 13.5      | 商标                                    | 28        |
| 7.11     | Typical Characteristics                    | 11        | 13.6      | 静电放电警告                                | 28        |
| <b>8</b> | <b>Parameter Measurement Information</b>   | <b>13</b> | 13.7      | Glossary                              | 28        |
| <b>9</b> | <b>Detailed Description</b>                | <b>17</b> | <b>14</b> | <b>机械、封装和可订购信息</b>                    | <b>28</b> |

## 4 修订历史记录

注：之前版本的页码可能与当前版本有所不同。

### Changes from Revision F (April 2019) to Revision G

|   |                                                        | Page |
|---|--------------------------------------------------------|------|
| • | Changed device numbers to the 8-Pin DGK package image  | 4    |
| • | Changed device numbers to the 10-Pin DGS package image | 5    |

### Changes from Revision E (October 2014) to Revision F

|   |                                                                                                | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Changed the <i>Pin Configuration</i> images                                                    | 4    |
| • | Changed the Supply Voltage MAX value From: 5.5 V To 5 V in the <i>Absolute Maximum Ratings</i> | 7    |
| • | Moved Storage Temperature From the ESD table to the <i>Absolute Maximum Ratings</i>            | 7    |
| • | Changed the Hadleing Ratings table to <i>ESD Ratings</i>                                       | 7    |
| • | Added Note: to Supply voltage in the <i>Recommended Operating Conditions</i>                   | 7    |

### Changes from Revision D (August 2014) to Revision E

|   |                                   | Page |
|---|-----------------------------------|------|
| • | Updated the MSOP-10 logic diagram | 5    |

### Changes from Revision C (July 2014) to Revision D

|   |                                            | Page |
|---|--------------------------------------------|------|
| • | Updated the <i>Device Comparison Table</i> | 3    |

### Changes from Revision B (July 2014) to Revision C

|   |                                                                     | Page |
|---|---------------------------------------------------------------------|------|
| • | Updated SN65HVD70 and SN65HVD71 specifications to production values | 3    |

---

| <b>Changes from Revision A (June 2014) to Revision B</b>                                      | <b>Page</b> |
|-----------------------------------------------------------------------------------------------|-------------|
| • Updated the <i>Device Comparison Table</i> .....                                            | 3           |
| • SN65HVD74 device status changed from <i>Product Preview</i> to <i>Production Data</i> ..... | 3           |

---

| <b>Changes from Original (May 2014) to Revision A</b> | <b>Page</b> |
|-------------------------------------------------------|-------------|
| • 已更改 器件状态从产品预览更改为生产数据（混合状态） .....                    | 1           |

---

## 5 Device Comparison Table

| PART NUMBER <sup>(1)</sup> | SIGNALING RATE | DUPLEX | ENABLES             | PACKAGE            | NODES |
|----------------------------|----------------|--------|---------------------|--------------------|-------|
| SN65HVD70                  | up to 400 kbps | Full   | DE, $\overline{RE}$ | SOIC-14<br>MSOP-10 | 256   |
| SN65HVD71                  | up to 400 kbps | Full   | None                | SOIC-8<br>MSOP-8   | 256   |
| SN65HVD73                  | up to 20 Mbps  | Full   | DE, $\overline{RE}$ | SOIC-14<br>MSOP-10 | 256   |
| SN65HVD74                  | up to 20 Mbps  | Full   | None                | SOIC-8<br>MSOP-8   | 256   |
| SN65HVD76                  | up to 50 Mbps  | Full   | DE, $\overline{RE}$ | SOIC-14<br>MSOP-10 | 96    |
| SN65HVD77                  | up to 50 Mbps  | Full   | None                | SOIC-8<br>MSOP-8   | 96    |

(1) For device status, see the [机械、封装和可订购信息](#) section.

## 6 Pin Configuration and Functions

**SN65HVD71, SN65HVD74, SN65HVD77**  
8-Pin SOIC, D Package, and 8-Pin MSOP, DGK Package  
(Top View)



**Pin Functions — SOIC-8 and MSOP-8**

| PIN             |     | TYPE                | DESCRIPTION                                |
|-----------------|-----|---------------------|--------------------------------------------|
| NAME            | NO. |                     |                                            |
| V <sub>CC</sub> | 1   | Supply              | 3-V to 3.6-V supply                        |
| R               | 2   | Digital output      | Receive data output                        |
| D               | 3   | Digital input       | Driver data input                          |
| GND             | 4   | Reference potential | Local device ground                        |
| Y               | 5   | Bus output          | Digital bus output, Y (Complementary to Z) |
| Z               | 6   | Bus output          | Digital bus output, Z (Complementary to Y) |
| B               | 7   | Bus input           | Digital bus input, B (Complementary to A)  |
| A               | 8   | Bus input           | Digital bus input, A (Complementary to B)  |

**SN65HVD70, SN65HVD73, SN65HVD76**  
10-Pin MSOP, DGS Package  
(Top View)



### Pin Functions — MSOP-10

| PIN             |     | TYPE                | DESCRIPTION                                |
|-----------------|-----|---------------------|--------------------------------------------|
| NAME            | NO. |                     |                                            |
| R               | 1   | Digital output      | Receive data output                        |
| RE              | 2   | Digital input       | Receive enable Low                         |
| DE              | 3   | Digital input       | Driver enable High                         |
| D               | 4   | Digital input       | Driver data input                          |
| GND             | 5   | Reference potential | Local device ground                        |
| Y               | 6   | Bus output          | Digital bus output, Y (Complementary to Z) |
| Z               | 7   | Bus output          | Digital bus output, Z (Complementary to Y) |
| B               | 8   | Bus input           | Digital bus input, B (Complementary to A)  |
| A               | 9   | Bus input           | Digital bus input, A (Complementary to B)  |
| V <sub>CC</sub> | 10  | Supply              | 3-V to 3.6-V supply                        |

SN65HVD70, SN65HVD73, SN65HVD76  
14-Pin SOIC, D Package  
(Top View)



Not to scale



Pin Functions — SOIC-14

| PIN             |                   | TYPE                | DESCRIPTION                                |
|-----------------|-------------------|---------------------|--------------------------------------------|
| NAME            | NO.               |                     |                                            |
| NC              | 1                 | No connect          | Not connected                              |
|                 | 8                 |                     |                                            |
| R               | 2                 | Digital output      | Receive data output                        |
| RE              | 3                 | Digital input       | Receive enable Low                         |
| DE              | 4                 | Digital input       | Driver enable High                         |
| D               | 5                 | Digital input       | Driver data input                          |
| GND             | 6 <sup>(1)</sup>  | Reference potential | Local device ground                        |
|                 | 7 <sup>(1)</sup>  |                     |                                            |
| Y               | 9                 | Bus output          | Digital bus output, Y (Complementary to Z) |
| Z               | 10                | Bus output          | Digital bus output, Z (Complementary to Y) |
| B               | 11                | Bus input           | Digital bus input, B (Complementary to A)  |
| A               | 12                | Bus input           | Digital bus input, A (Complementary to B)  |
| V <sub>CC</sub> | 13 <sup>(2)</sup> | Supply              | 3-V to 3.6-V supply                        |
|                 | 14 <sup>(2)</sup> |                     |                                            |

(1) Pin 6 and pin 7 are connected internally.  
(2) Pin 13 and pin 14 are connected internally.

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                      |                                                                                         | MIN                                      | MAX  | UNIT |
|--------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|------|------|
| Supply voltage                       | $V_{CC}$                                                                                | -0.5                                     | 5    | V    |
| Voltage                              | Range at any bus pin (A, B, Y, or Z)                                                    | -13                                      | 16.5 | V    |
| Input voltage                        | Range at any logic pin (D, DE, or $\overline{RE}$ )                                     | -0.3                                     | 5.7  | V    |
|                                      | Voltage input range, transient pulse, any bus pin (A, B, Y, or Z) through $100\ \Omega$ | -100                                     | 100  | V    |
| Output current                       | Receiver output                                                                         | -24                                      | 24   | mA   |
| Junction temperature, $T_J$          |                                                                                         |                                          | 170  | °C   |
| Storage temperature range, $T_{STG}$ |                                                                                         | -65                                      | 150  | °C   |
| Continuous total power dissipation   |                                                                                         | See the <i>Thermal Information</i> table |      |      |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|             |                         |                                                                           | VALUE       | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------------|-------------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per JEDEC specification JESD22-A114, all pins     | $\pm 8000$  | V    |
|             |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins | $\pm 1500$  | V    |
|             |                         | Machine model (MM), all pins                                              | $\pm 300$   | V    |
|             |                         | IEC 61000-4-2 ESD (Air-Gap Discharge), bus pins and GND <sup>(1)(2)</sup> | $\pm 12000$ | V    |
|             |                         | IEC 61000-4-2 ESD (Contact Discharge), bus pins and GND                   | $\pm 12000$ | V    |
|             |                         | IEC 61000-4-4 EFT (Fast transient or burst), bus pins and GND             | $\pm 4000$  | V    |
|             |                         | IEC 60749-26 ESD (Human Body Model), bus pins and GND <sup>(2)</sup>      | $\pm 30000$ | V    |

(1) By inference from contact-discharge results, see the *Application and Implementation* section

(2) Limited by tester capability.

### 7.3 Recommended Operating Conditions

|             |                                                                                                        | MIN          | NOM | MAX      | UNIT     |
|-------------|--------------------------------------------------------------------------------------------------------|--------------|-----|----------|----------|
| $V_{CC}$    | Supply voltage <sup>(1)</sup>                                                                          | 3            | 3.3 | 3.6      | V        |
| $V_I$       | Input voltage at any bus pin (separately or common mode) <sup>(2)</sup>                                | -7           | 12  |          | V        |
| $V_{IH}$    | High-level input voltage (Driver, driver enable, and receiver enable inputs)                           | 2            |     | $V_{CC}$ | V        |
| $V_{IL}$    | Low-level input voltage (Driver, driver enable, and receiver enable inputs)                            | 0            |     | 0.8      | V        |
| $V_{ID}$    | Differential input voltage                                                                             | -12          |     | 12       | V        |
| $I_O$       | Output current, Driver                                                                                 | -60          |     | 60       | mA       |
| $I_O$       | Output current, Receiver                                                                               | -8           |     | 8        | mA       |
| $R_L$       | Differential load resistance                                                                           | 54           | 60  |          | $\Omega$ |
| $C_L$       | Differential load capacitance                                                                          |              | 50  |          | pF       |
| $1/t_{UI}$  | Signaling rate                                                                                         | HVD70, HVD71 |     |          | 400 kbps |
|             |                                                                                                        | HVD73, HVD74 |     |          | 20 Mbps  |
|             |                                                                                                        | HVD76, HVD77 |     |          | 50 Mbps  |
| $T_A^{(3)}$ | Operating free-air temperature (See the <i>Application and Implementation</i> for thermal information) | -40          | 125 |          | °C       |
| $T_J$       | Junction Temperature                                                                                   | -40          | 150 |          | °C       |

(1) Exposure to conditions beyond the recommended operation maximum for extended periods may affect device reliability.

(2) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

(3) Operation is specified for internal (junction) temperatures up to 150°C. Self-heating because of internal power dissipation should be considered for each application. Maximum junction temperature is internally limited by the thermal shut-down (TSD) circuit which disables the driver outputs when the junction temperature reaches 170°C.

## 7.4 Thermal Information — D Packages

| THERMAL METRIC              |                                              | D<br>(8 PINS) | D<br>(14 PINS) | Unit |
|-----------------------------|----------------------------------------------|---------------|----------------|------|
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance       | 110.7         | 83.3           | °C/W |
| $R_{\theta JC(\text{top})}$ | Junction-to-case (top) thermal resistance    | 54.7          | 42.9           |      |
| $R_{\theta JB}$             | Junction-to-board thermal resistance         | 51.3          | 37.8           |      |
| $\Psi_{JT}$                 | Junction-to-top characterization parameter   | 9.2           | 9.3            |      |
| $\Psi_{JB}$                 | Junction-to-board characterization parameter | 50.7          | 37.5           |      |
| $T_{J(\text{TSD})}$         | Thermal shut-down junction temperature       | 170           |                | °C   |

## 7.5 Thermal Information — DGS and DGK Packages

| THERMAL METRIC              |                                              | DGS<br>(10 PINS) | DGK<br>(8 PINS) | Unit |
|-----------------------------|----------------------------------------------|------------------|-----------------|------|
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance       | 165.5            | 168.7           | °C/W |
| $R_{\theta JC(\text{top})}$ | Junction-to-case (top) thermal resistance    | 37.7             | 62.2            |      |
| $R_{\theta JB}$             | Junction-to-board thermal resistance         | 86.4             | 89.5            |      |
| $\Psi_{JT}$                 | Junction-to-top characterization parameter   | 1.4              | 7.4             |      |
| $\Psi_{JB}$                 | Junction-to-board characterization parameter | 84.8             | 87.9            |      |
| $T_{J(\text{TSD})}$         | Thermal shut-down junction temperature       | 170              |                 | °C   |

## 7.6 Power Dissipation

| PARAMETER |                                                                                                                                                                                                                                                              | TEST CONDITIONS                                        |                                                        | VALUE        | UNITS |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------|-------|
| PD        | Power Dissipation<br>driver and receiver enabled,<br>$V_{CC} = 3.6$ V, $T_J = 150^\circ\text{C}$<br>50% duty cycle square-wave signal at<br>signaling rate:<br>• HVD70 and HVD71 at 400 kbps<br>• HVD73 and HVD74 at 20 Mbps<br>• HVD76 and HVD77 at 50 Mbps | Unterminated                                           | $R_L = 300 \Omega$ ,<br>$C_L = 50 \text{ pF}$ (driver) | HVD70, HVD71 | 150   |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD73, HVD74 | 180   |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD76, HVD77 | 220   |
|           | RS-422 load                                                                                                                                                                                                                                                  | $R_L = 100 \Omega$ ,<br>$C_L = 50 \text{ pF}$ (driver) | HVD70, HVD71                                           | 190          | mW    |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD73, HVD74 |       |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD76, HVD77 |       |
|           | RS-485 load                                                                                                                                                                                                                                                  | $R_L = 54 \Omega$ ,<br>$C_L = 50 \text{ pF}$ (driver)  | HVD70, HVD71                                           | 230          | mW    |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD73, HVD74 |       |
|           |                                                                                                                                                                                                                                                              |                                                        |                                                        | HVD76, HVD77 |       |

## 7.7 Electrical Characteristics

over recommended operating range (unless otherwise specified)

| PARAMETER           |                                                                                  | TEST CONDITIONS                                                                                        | MIN                | TYP  | MAX                | UNIT |
|---------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>odl</sub>    | Driver differential output voltage magnitude                                     | $R_L = 60 \Omega$ , $375 \Omega$ on each output to $-7$ V to $12$ V, See <a href="#">图 15</a>          | 1.5                | 2    |                    | V    |
|                     |                                                                                  | $R_L = 54 \Omega$ (RS-485), See <a href="#">图 16</a>                                                   | 1.5                | 2    |                    | V    |
|                     |                                                                                  | $R_L = 100 \Omega$ (RS-422) $T_J \geq 0^\circ\text{C}$ , $V_{CC} \geq 3.2$ V, See <a href="#">图 16</a> | 2                  |      |                    | V    |
| $\Delta V_{odl} $   | Change in magnitude of driver differential output voltage                        | $R_L = 54 \Omega$ , $C_L = 50 \text{ pF}$ , See <a href="#">图 16</a>                                   | -50                | 0    | 50                 | mV   |
| $V_{OC(\text{SS})}$ | Steady-state common-mode output voltage                                          | Center of two $27\text{-}\Omega$ load resistors, See <a href="#">图 16</a>                              |                    | 1    | $V_{CC} / 2$       | 3    |
| $\Delta V_{OC}$     | Change in differential driver output common-mode voltage                         | -50                                                                                                    | 0                  | 50   | mV                 |      |
| $V_{OC(\text{PP})}$ | Peak-to-peak driver common-mode output voltage                                   | 500                                                                                                    |                    |      | mV                 |      |
| $C_{od}$            | Differential output capacitance                                                  |                                                                                                        |                    | 15   |                    | pF   |
| $V_{IT+}$           | Positive-going receiver differential input voltage threshold                     |                                                                                                        | See <sup>(1)</sup> | -70  | -20                | mV   |
| $V_{IT-}$           | Negative-going receiver differential input voltage threshold                     |                                                                                                        | -200               | -140 | See <sup>(1)</sup> | mV   |
| $V_{hys}$           | Receiver differential input voltage threshold hysteresis ( $V_{IT+} - V_{IT-}$ ) |                                                                                                        | 40                 | 70   |                    | mV   |

(1) Under any specific conditions,  $V_{IT+}$  is assured to be at least  $V_{hys}$  higher than  $V_{IT-}$ .

## Electrical Characteristics (continued)

over recommended operating range (unless otherwise specified)

| PARAMETER                                    |                                                                | TEST CONDITIONS                                |                                                        |                                                                      | MIN  | TYP            | MAX  | UNIT               |
|----------------------------------------------|----------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------|----------------|------|--------------------|
| $V_{OH}$                                     | Receiver high-level output voltage                             | $I_{OH} = -8 \text{ mA}$                       |                                                        |                                                                      | 2.4  | $V_{CC} - 0.3$ |      | V                  |
| $V_{OL}$                                     | Receiver low-level output voltage                              | $I_{OL} = 8 \text{ mA}$                        |                                                        |                                                                      |      | 0.2            | 0.4  | V                  |
| $I_I$                                        | Driver input, driver enable, and receiver enable input current |                                                |                                                        |                                                                      | -3   |                | 3    | $\mu\text{A}$      |
| $I_{OZ}$                                     | Receiver output high-impedance current                         | HVD70, HVD73,<br>HVD76                         | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} = V_{CC}$ |                                                                      |      | -1             | 1    | $\mu\text{A}$      |
| $I_{OS}$                                     | Driver short-circuit output current                            |                                                |                                                        |                                                                      |      | -150           | 150  | mA                 |
| $I_I$<br>Bus input current (disabled driver) |                                                                | $V_{CC} = 0 \text{ to ROC (max), } DE = GND$   | HVD70,<br>HVD73                                        | $V_I = 12 \text{ V}$                                                 |      | 75             | 125  | $\mu\text{A}$      |
|                                              |                                                                |                                                |                                                        | $V_I = -7 \text{ V}$                                                 | -100 | -40            |      |                    |
|                                              |                                                                |                                                | HVD76                                                  | $V_I = 12 \text{ V}$                                                 |      | 240            | 333  |                    |
|                                              |                                                                |                                                |                                                        | $V_I = -7 \text{ V}$                                                 | -267 | -180           |      |                    |
| $I_{CC}$<br>Supply current (quiescent)       |                                                                |                                                | Driver and receiver enabled                            | $DE = V_{CC}, \overline{RE} = GND, \text{ No load}$                  |      | 750            | 1100 | $\mu\text{A}$      |
|                                              |                                                                |                                                | Driver enabled, receiver disabled                      | $DE = V_{CC}, \overline{RE} = V_{CC}, \text{ No load}$               |      | 350            | 650  | $\mu\text{A}$      |
|                                              |                                                                |                                                | Driver disabled, receiver enabled                      | $DE = GND, \overline{RE} = GND, \text{ No load}$                     |      | 650            | 800  | $\mu\text{A}$      |
|                                              |                                                                |                                                | Driver and receiver disabled                           | $DE = GND, D = \text{open}, \overline{RE} = V_{CC}, \text{ No load}$ |      | 0.1            | 5    | $\mu\text{A}$      |
| Supply current (dynamic)                     |                                                                | See the <i>Typical Characteristics</i> section |                                                        |                                                                      |      |                |      |                    |
| $T_{sd}$                                     | Thermal Shut-down junction temperature                         |                                                |                                                        |                                                                      |      |                | 170  | $^{\circ}\text{C}$ |

## 7.8 Switching Characteristics — 400 kbps

400-kbps devices (SN65HVD70, SN65HVD71) bit time  $\geq 2 \mu\text{s}$  (over recommended operating conditions)

| PARAMETER                |                                            | TEST CONDITIONS                        |                                                   |                   | MIN                      | TYP | MAX | UNIT          |               |  |
|--------------------------|--------------------------------------------|----------------------------------------|---------------------------------------------------|-------------------|--------------------------|-----|-----|---------------|---------------|--|
| <b>DRIVER</b>            |                                            |                                        |                                                   |                   |                          |     |     |               |               |  |
| $t_r, t_f$               | Driver differential output rise/fall time  |                                        |                                                   |                   | 100                      | 400 | 750 | ns            |               |  |
| $t_{PHL}, t_{PLH}$       | Driver propagation delay                   | $R_L = 54 \Omega, C_L = 50 \text{ pF}$ | See <a href="#">图 17</a>                          |                   | 350                      | 550 |     | ns            |               |  |
| $t_{SK(P)}$              | Driver pulse skew, $ t_{PHL} - t_{PLH} $   |                                        |                                                   |                   |                          | 40  |     | ns            |               |  |
| $t_{PHZ}, t_{PLZ}$       | Driver disable time                        |                                        |                                                   |                   |                          | 50  | 200 | ns            |               |  |
| $t_{PZH}, t_{PZL}$       | Driver enable time                         | HVD70                                  | See <a href="#">图 18</a> and <a href="#">图 19</a> | Receiver enabled  |                          | 300 | 750 | ns            |               |  |
|                          |                                            |                                        |                                                   | Receiver disabled |                          |     | 3   | 8             | $\mu\text{s}$ |  |
|                          |                                            |                                        |                                                   |                   |                          |     |     |               |               |  |
| <b>RECEIVER</b>          |                                            |                                        |                                                   |                   |                          |     |     |               |               |  |
| $t_r, t_f$               | Receiver output rise/fall time             | $C_L = 15 \text{ pF}$                  | See <a href="#">图 20</a>                          |                   | 13                       | 25  |     | ns            |               |  |
| $t_{PHL}, t_{PLH}$       | Receiver propagation delay time            |                                        |                                                   |                   | 70                       | 110 |     | ns            |               |  |
| $t_{SK(P)}$              | Receiver pulse skew, $ t_{PHL} - t_{PLH} $ |                                        |                                                   |                   |                          | 7   |     | ns            |               |  |
| $t_{PLZ}, t_{PHZ}$       | Receiver disable time                      | HVD70                                  | See <a href="#">图 21</a>                          |                   | 45                       | 60  |     | ns            |               |  |
| $t_{PZL(1)}, t_{PZH(1)}$ | Receiver enable time                       |                                        |                                                   | Driver enabled    |                          | 20  | 115 | ns            |               |  |
|                          |                                            |                                        |                                                   | Driver disabled   | See <a href="#">图 22</a> | 3   | 8   | $\mu\text{s}$ |               |  |

## 7.9 Switching Characteristics — 20 Mbps

20-Mbps devices (SN65HVD73, SN65HVD74) bit time  $\geq 50$  ns (over recommended operating conditions)

| PARAMETER                | TEST CONDITIONS                        | MIN                                                  | TYP | MAX | UNIT          |
|--------------------------|----------------------------------------|------------------------------------------------------|-----|-----|---------------|
| <b>DRIVER</b>            |                                        |                                                      |     |     |               |
| $t_r, t_f$               | $R_L = 54 \Omega, C_L = 50 \text{ pF}$ | See <a href="#">图 17</a>                             | 4   | 7   | 14            |
| $t_{PHL}, t_{PLH}$       |                                        |                                                      | 4   | 10  | 20            |
| $t_{SK(P)}$              |                                        |                                                      | 0   | 4   | ns            |
| $t_{PHZ}, t_{PLZ}$       | HVD73                                  | See <a href="#">图 18</a> and <a href="#">图 19</a>    | 12  | 25  | ns            |
| $t_{PZH}, t_{PZL}$       |                                        |                                                      | 10  | 20  | ns            |
|                          |                                        |                                                      | 3   | 8   | $\mu\text{s}$ |
| <b>RECEIVER</b>          |                                        |                                                      |     |     |               |
| $t_r, t_f$               | $C_L = 15 \text{ pF}$                  | See <a href="#">图 20</a>                             | 5   | 10  | ns            |
| $t_{PHL}, t_{PLH}$       |                                        |                                                      | 60  | 90  | ns            |
| $t_{SK(P)}$              |                                        |                                                      | 0   | 5   | ns            |
| $t_{PLZ}, t_{PHZ}$       | HVD73                                  | See <a href="#">图 21</a><br>See <a href="#">图 22</a> | 17  | 25  | ns            |
| $t_{PZL(1)}, t_{PZH(1)}$ |                                        |                                                      | 12  | 90  | ns            |
| $t_{PZL(2)}, t_{PZH(2)}$ |                                        |                                                      | 3   | 8   | $\mu\text{s}$ |

## 7.10 Switching Characteristics — 50 Mbps

50-Mbps devices (SN65HVD76, SN65HVD77) bit time  $\geq 20$  ns (over recommended operating conditions)

| PARAMETER                | TEST CONDITIONS                        | MIN                                                  | TYP | MAX | UNIT          |
|--------------------------|----------------------------------------|------------------------------------------------------|-----|-----|---------------|
| <b>DRIVER</b>            |                                        |                                                      |     |     |               |
| $t_r, t_f$               | $R_L = 54 \Omega, C_L = 50 \text{ pF}$ | See <a href="#">图 17</a>                             | 2   | 3   | 6             |
| $t_{PHL}, t_{PLH}$       |                                        |                                                      | 3   | 10  | 16            |
| $t_{SK(P)}$              |                                        |                                                      | 0   | 3.5 | ns            |
| $t_{PHZ}, t_{PLZ}$       | HVD76                                  | See <a href="#">图 18</a> and <a href="#">图 19</a>    | 10  | 20  | ns            |
| $t_{PZH}, t_{PZL}$       |                                        |                                                      | 10  | 20  | ns            |
|                          |                                        |                                                      | 3   | 8   | $\mu\text{s}$ |
| <b>RECEIVER</b>          |                                        |                                                      |     |     |               |
| $t_r, t_f$               | $C_L = 15 \text{ pF}$                  | See <a href="#">图 20</a>                             | 1   | 3   | 6             |
| $t_{PHL}, t_{PLH}$       |                                        |                                                      | 25  | 40  | ns            |
| $t_{SK(P)}$              |                                        |                                                      | 0   | 2   | ns            |
| $t_{PLZ}, t_{PHZ}$       | HVD76                                  | See <a href="#">图 21</a><br>See <a href="#">图 22</a> | 8   | 15  | ns            |
| $t_{PZL(1)}, t_{PZH(1)}$ |                                        |                                                      | 8   | 90  | ns            |
| $t_{PZL(2)}, t_{PZH(2)}$ |                                        |                                                      | 3   | 8   | $\mu\text{s}$ |

## 7.11 Typical Characteristics



图 1. Driver Output Voltage vs Driver Output Current



图 2. Driver Differential-Output Voltage vs Driver Output Current



图 3. Driver Differential-Output Voltage vs Driver Common-Mode Voltage



图 4. Driver Output Current vs Supply Voltage



图 5. SN65HVD70, SN65HVD71 Driver Rise and Fall Time vs Temperature



图 6. SN65HVD70, SN65HVD71 Driver Propagation Delay vs Temperature

**Typical Characteristics (接下页)**



图 7. SN65HVD73, SN65HVD74 Driver Rise and Fall Time vs Temperature



图 8. SN65HVD73, SN65HVD74 Driver Propagation Delay vs Temperature



图 9. SN65HVD76, SN65HVD77 Driver Rise and Fall Time vs Temperature



图 10. SN65HVD76, SN65HVD77 Driver Propagation Delay vs Temperature



图 11. SN65HVD70, SN65HVD71 Supply Current vs Signal Rate



图 12. SN65HVD73, SN65HVD74 Supply Current vs Signal Rate

## Typical Characteristics (接下页)



图 13. SN65HVD76, SN65HVD77 Supply Current vs Signal Rate



图 14. Receiver Output vs Input

## 8 Parameter Measurement Information

The input generator rate is 100 kbps with 50% duty cycle, than 6-ns rise and fall times, and 50- $\Omega$  output impedance.



图 15. Measurement of Driver Differential Output Voltage With Common-Mode Load



图 16. Measurement of Driver Differential and Common-Mode Output With RS-485 Load

### Parameter Measurement Information (接下页)



图 17. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



S0304-01

D at 3 V to test non-inverting output, D at 0 V to test inverting output.

图 18. Measurement of Driver Enable and Disable Times with Active-High Output and Pulldown Load



S0305-01

D at 0 V to test non-inverting output, D at 3 V to test inverting output.

图 19. Measurement of Driver Enable and Disable Times with Active-Low Output and Pullup Load



S0306-01

图 20. Measurement of Receiver Output Rise and Fall Times and Propagation Delays

Parameter Measurement Information (接下页)



图 21. Measurement of Receiver Enable and Disable Times With Driver Enabled

Parameter Measurement Information (接下页)



图 22. Measurement of Receiver Enable Times With Driver Disabled

## 9 Detailed Description

### 9.1 Overview

The SN65HVD70, SN65HVD71, SN65HVD73, SN65HVD74, SN65HVD76, and SN65HVD77 devices are low-power, full-duplex RS-485 transceivers available in three speed grades suitable for data transmission up to 400 kbps, 20 Mbps, and 50 Mbps.

The SN65HVD71, SN65HVD74, and SN65HVD77 are fully enabled with no external enabling pins. The SN65HVD70, SN65HVD73, and SN65HVD76 have active-high driver enables and active-low receiver enables. A standby current of less than 5  $\mu$ A can be achieved by disabling both driver and receiver.

### 9.2 Functional Block Diagram



图 23. Block Diagram  
SN65HVD70, SN65HVD73, and SN65HVD76



图 24. Block Diagram  
SN65HVD71, SN65HVD74, and SN65HVD77

### 9.3 Feature Description

Internal ESD protection circuits protect the transceiver against Electrostatic Discharges (ESD) according to IEC61000-4-2 of up to  $\pm 12$  kV, and against electrical fast transients (EFT) according to IEC61000-4-4 of up to  $\pm 4$  kV.

The SN65HVD7x full-duplex family provides internal biasing of the receiver input thresholds in combination with large input-threshold hysteresis. At a positive input threshold of  $V_{IT+} = -20$  mV and an input hysteresis of  $V_{hys} = 40$  mV, the receiver output remains logic high under a bus-idle or bus-short condition even in the presence of 120 mV<sub>PP</sub> differential noise without the need for external failsafe biasing resistors.

Device operation is specified over a wide temperature range from  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ .

### 9.4 Device Functional Modes

For the SN65HVD70, SN65HVD73, and SN65HVD76, when the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

表 1. Driver Function Table SN65HVD70, SN65HVD73, SN65HVD76

| INPUT | ENABLE | OUTPUTS |   | FUNCTION                                |
|-------|--------|---------|---|-----------------------------------------|
|       |        | Y       | Z |                                         |
| H     | H      | H       | L | Actively drives the bus high            |
| L     | H      | L       | H | Actively drives the bus low             |
| X     | L      | Z       | Z | Driver disabled                         |
| X     | OPEN   | Z       | Z | Driver disabled by default              |
| OPEN  | H      | H       | L | Actively drives the bus high by default |

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output,  $R$ , turns high. When  $V_{ID}$  is negative and less than the negative input threshold,  $V_{IT-}$ , the receiver output,  $R$ , turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of VID are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

表 2. Receiver Function Table SN65HVD70, SN65HVD73, SN65HVD76

| DIFFERENTIAL INPUT           | ENABLE          | OUTPUT | FUNCTION                     |
|------------------------------|-----------------|--------|------------------------------|
| $V_{ID} = V_{(A)} - V_{(B)}$ | $\overline{RE}$ | $R$    |                              |
| $V_{IT+} < V_{ID}$           | L               | H      | Receives valid bus High      |
| $V_{IT-} < V_{ID} < V_{IT+}$ | L               | ?      | Indeterminate bus state      |
| $V_{ID} < V_{IT-}$           | L               | L      | Receives valid bus Low       |
| X                            | H               | Z      | Receiver disabled            |
| X                            | OPEN            | Z      | Receiver disabled by default |
| Open-circuit bus             | L               | H      | Fail-safe high output        |
| Short-circuit bus            | L               | H      | Fail-safe high output        |
| Idle (terminated) bus        | L               | H      | Fail-safe high output        |

For the SN65HVD71, HVD74, and HVD77, the driver and receiver are fully enabled, thus the differential outputs  $Y$  and  $Z$  follow the logic states at data input  $D$  at all times. A logic high at  $D$  causes  $Y$  to turn high and  $Z$  to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When  $D$  is low, the output states reverse,  $Z$  turns high,  $Y$  becomes low, and  $V_{OD}$  is negative. The  $D$  pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output  $Y$  turns high and  $Z$  turns low.

表 3. Driver Function Table SN65HVD71, SN65HVD74, SN65HVD77

| INPUT | OUTPUTS |   | FUNCTION                                |
|-------|---------|---|-----------------------------------------|
| D     | Y       | Z |                                         |
| H     | H       | L | Actively drives the bus High            |
| L     | L       | H | Actively drives the bus Low             |
| OPEN  | H       | L | Actively drives the bus High by default |

When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output,  $R$ , turns high. When  $V_{ID}$  is negative and less than the negative input threshold,  $V_{IT-}$ , the receiver output,  $R$ , turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

表 4. Receiver Function Table SN65HVD71, SN65HVD74, SN65HVD77

| DIFFERENTIAL INPUT           | OUTPUT | FUNCTION                |
|------------------------------|--------|-------------------------|
| $V_{ID} = V_{(A)} - V_{(B)}$ | $R$    |                         |
| $V_{IT+} < V_{ID}$           | H      | Receives valid bus High |
| $V_{IT-} < V_{ID} < V_{IT+}$ | ?      | Indeterminate bus state |
| $V_{ID} < V_{IT-}$           | L      | Receives valid bus Low  |
| Open-circuit bus             | H      | Fail-safe high output   |
| Short-circuit bus            | H      | Fail-safe high output   |
| Idle (terminated) bus        | H      | Fail-safe high output   |

#### 9.4.1 Equivalent Circuits



图 25. D and  $\overline{RE}$  Inputs



图 26. DE Input



图 27. R Output



图 28. Receiver Inputs



图 29. Driver Outputs

## 10 Application and Implementation

### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SN65HVD7x family consists of full-duplex RS-485 transceivers commonly used for asynchronous data transmissions. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair.

To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_{(T)}$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



图 30. Typical RS-485 Network With SN65HVD7x Full-Duplex Transceivers

### 10.2 Typical Application

A full-duplex RS-485 network consists of multiple transceivers connecting in parallel to two bus cables. On one signal pair, a master driver transmits data to multiple slave receivers. The master driver and slave receivers may remain fully enabled at all times. On the other signal pair, multiple slave drivers transmit data to the master receiver. To avoid bus contention, the slave drivers must be intermittently enabled and disabled such that only one driver is enabled at any time, as in half-duplex communication. The master receiver may remain fully enabled at all times.

Because the driver may not be disabled, only one driver should be connected to the bus when using the SN65HVD71, SN65HVD74, or SN65HVD77 device.



图 31. Full-Duplex Transceiver Configurations

## Typical Application (接下页)

### 10.2.1 Design Parameters

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 ft and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



图 32. Cable Length vs Data Rate Characteristic

#### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in [公式 1](#).

$$L_{(STUB)} \leq 0.1 \times t_r \times v \times c$$

where

- $t_r$  is the 10/90 rise time of the driver
- $v$  is the signal velocity of the cable or trace as a factor of  $c$
- $c$  is the speed of light ( $3 \times 10^8$  m/s)

(1)

Per [公式 1](#), 表 5 lists the maximum cable-stub lengths for the minimum-driver output rise-times of the SN65HVD7x full-duplex family of transceivers for a signal velocity of 78%.

表 5. Maximum Stub Length

| DEVICE    | MINIMUM DRIVER OUTPUT<br>RISE TIME (ns) | MAXIMUM STUB LENGTH |      |
|-----------|-----------------------------------------|---------------------|------|
|           |                                         | (m)                 | (ft) |
| SN65HVD70 | 100                                     | 2.34                | 7.7  |
| SN65HVD71 | 100                                     | 2.34                | 7.7  |
| SN65HVD73 | 4                                       | 0.1                 | 0.3  |
| SN65HVD74 | 4                                       | 0.1                 | 0.3  |
| SN65HVD76 | 2                                       | 0.05                | 0.15 |
| SN65HVD77 | 2                                       | 0.05                | 0.15 |

### 10.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a load impedance of approximately  $12\text{ k}\Omega$ . Because the SN65HVD7x family consists of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible.

### 10.2.1.4 Receiver Failsafe

The differential receivers of the SN65HVD7x family are *failsafe* to invalid bus states caused by the following:

- Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic high state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the *input indeterminate* range does not include zero volts differential. In order to comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$ ,  $V_{IT-}$ , and  $V_{hys}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ). As shown in the [Electrical Characteristics](#) table, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than 200 mV will always cause a high receiver output.

When the differential input signal is close to zero, it is still above the  $V_{IT+}$  threshold, and the receiver output will be High. Only when the differential input is more than  $V_{hys}$  below  $V_{IT+}$  will the receiver output transition to a Low state. Therefore, the noise immunity of the receiver inputs during a bus fault conditions includes the receiver hysteresis value,  $V_{hys}$ , as well as the value of  $V_{IT+}$ .



图 33. SN65HVD7x Noise Immunity Under Bus Fault Conditions

### 10.2.1.5 Transient Protection

The bus pins of the SN65HVD7x full-duplex transceiver family include on-chip ESD protection against  $\pm 30\text{-kV}$  HBM and  $\pm 12\text{-kV}$  IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance,  $C_{(S)}$ , and 78% lower discharge resistance,  $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model.

As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method. Although IEC air-gap testing is less repeatable than contact testing, air discharge protection levels are inferred from contact discharge test results.



图 34. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. Designers may choose to implement protection against longer duration transients, typically referred to as surge transients.

EFTs are generally caused by relay-contact bounce or the interruption of inductive loads. Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.

图 35 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The left hand diagram shows the relative pulse-power for a 0.5kV surge transient and 4-kV EFT transient, both of which dwarf the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automations.

The right hand diagram shows the pulse-power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are most likely to occur in power generation and power-grid systems.



图 35. Power Comparison of ESD, EFT, and Surge Transients

In the case of surge transients, high-energy content is characterized by long pulse duration and slow decaying pulse power. The electrical energy of a transient that is dumped into the internal protection cells of a transceiver is converted into thermal energy, which heats and destroys the protection cells, thus destroying the transceiver.

图 36 shows the large differences in transient energies for single ESD, EFT, surge transients, and an EFT pulse train that is commonly applied during compliance testing.



图 36. Comparison of Transient Energies

#### 10.2.2 Detailed Design Procedure

In order to protect bus nodes against high-energy transients, the implementation of external transient protection devices is therefore necessary. 图 37 shows a protection circuit against 16-kV ESD, 4-kV EFT, and 1-kV surge transients.



图 37. Transient Protection Against ESD, EFT, and Surge transients

**表 6. Bill of Materials**

| DEVICE | FUNCTION                                       | ORDER NUMBER       | MANUFACTURER |
|--------|------------------------------------------------|--------------------|--------------|
| XCVR   | 3.3-V, full-duplex RS-485 transceiver          | SN65HVD7xD         | TI           |
| R1     | 10- $\Omega$ , pulse-proof thick-film resistor | CRCW0603010RJNEAHP | Vishay       |
| R2     |                                                |                    |              |
| TVS    | Bidirectional 400-W transient suppressor       | CDSOT23-SM712      | Bourns       |

### 10.2.3 Application Curves



## 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76333 is a linear voltage regulator suitable for the 3.3-V supply.

## 12 Layout

### 12.1 Layout Guidelines

On-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design.

For successful PCB design, begin with the design of the protection circuit (see [图 41](#)).

1. Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board.
2. Use  $V_{CC}$  and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the  $V_{CC}$ -pins of transceiver, UART, controller ICs on the board (see [图 41](#)).
5. Use at least two vias for  $V_{CC}$  and ground connections of bypass capacitors and protection devices to minimize effective via-inductance (see [图 41](#)).
6. Use 1-k $\Omega$  to 10-k $\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events (see [图 41](#)).
7. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up (see [图 41](#)).
8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

## 12.2 Layout Example



图 41. SN65HVD7x Layout Example

## 13 器件和文档支持

### 13.1 器件支持

#### 13.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息，不能构成与此类产品或服务或保修的适用性有关的认可，不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 13.2 相关链接

下表列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件，以及申请样片或购买产品的快速链接。

表 7. 相关链接

| 器件        | 产品文件夹                | 样片与购买                | 技术文档                 | 工具与软件                | 支持和社区                |
|-----------|----------------------|----------------------|----------------------|----------------------|----------------------|
| SN65HVD70 | <a href="#">单击此处</a> |
| SN65HVD71 | <a href="#">单击此处</a> |
| SN65HVD73 | <a href="#">单击此处</a> |
| SN65HVD74 | <a href="#">单击此处</a> |
| SN65HVD76 | <a href="#">单击此处</a> |
| SN65HVD77 | <a href="#">单击此处</a> |

### 13.3 接收文档更新通知

要接收文档更新通知，请导航至 [ti.com](#) 上的器件产品文件夹。单击右上角的通知我进行注册，即可每周接收产品信息更改摘要。有关更改的详细信息，请查看任何已修订文档中包含的修订历史记录。

### 13.4 社区资源

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 13.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.6 静电放电警告

 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序，可能会损坏集成电路。

 ESD 的损坏小至导致微小的性能降级，大至整个器件故障。精密的集成电路可能更容易受到损坏，这是因为非常细微的参数更改都可能导致器件与其发布的规格不相符。

### 13.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更，恕不另行通知，且不会对此文档进行修订。如需获取此数据表的浏览器版本，请查阅左侧的导航栏。

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN65HVD70D       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | HVD70                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD70DGS     | ACTIVE        | VSSOP        | DGS                | 10   | 80             | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | VD70                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD70DGSR    | ACTIVE        | VSSOP        | DGS                | 10   | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD70                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD70DR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | HVD70                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD71D       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD71                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD71DGK     | ACTIVE        | VSSOP        | DGK                | 8    | 80             | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD71                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD71DGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD71                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD71DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD71                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD73D       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD73                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD73DGS     | ACTIVE        | VSSOP        | DGS                | 10   | 80             | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD73                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD73DGSR    | ACTIVE        | VSSOP        | DGS                | 10   | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD73                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD73DR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD73                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD74D       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD74                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD74DGK     | ACTIVE        | VSSOP        | DGK                | 8    | 80             | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD74                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD74DGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD74                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD74DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD74                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD76D       | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | HVD76                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD76DGS     | ACTIVE        | VSSOP        | DGS                | 10   | 80             | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD76                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD76DGSR    | ACTIVE        | VSSOP        | DGS                | 10   | 2500           | RoHS & Green    | NIPDAUAG                             | Level-2-260C-1 YEAR  | -40 to 125   | VD76                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD76DR      | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | HVD76                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN65HVD77D       | ACTIVE        | SOIC         | D               | 8    | 75          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD77                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD77DGK     | ACTIVE        | VSSOP        | DGK             | 8    | 80          | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD77                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD77DGKR    | ACTIVE        | VSSOP        | DGK             | 8    | 2500        | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 125   | VD77                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN65HVD77DR      | ACTIVE        | SOIC         | D               | 8    | 2500        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | HVD77                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

---

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN65HVD70DGSR | VSSOP        | DGS             | 10   | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD70DR   | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| SN65HVD71DGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD71DR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.5               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN65HVD73DGSR | VSSOP        | DGS             | 10   | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD74DGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD74DR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.5               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN65HVD76DGSR | VSSOP        | DGS             | 10   | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD76DR   | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| SN65HVD77DGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| SN65HVD77DR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.5               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD70DGSR | VSSOP        | DGS             | 10   | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD70DR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| SN65HVD71DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD71DR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD73DGSR | VSSOP        | DGS             | 10   | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD74DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD74DR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD76DGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| SN65HVD76DR   | SOIC         | D               | 14   | 2500 | 340.5       | 336.1      | 32.0        |
| SN65HVD77DGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| SN65HVD77DR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

**TUBE**


\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD70D   | D            | SOIC         | 14   | 50  | 507    | 7.85   | 3750   | 2.24   |
| SN65HVD70DGS | DGS          | VSSOP        | 10   | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD71D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD71DGK | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD73D   | D            | SOIC         | 14   | 50  | 507    | 7.85   | 3750   | 2.24   |
| SN65HVD73DGS | DGS          | VSSOP        | 10   | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD74D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD74DGK | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD76D   | D            | SOIC         | 14   | 50  | 507    | 7.85   | 3750   | 2.24   |
| SN65HVD76DGS | DGS          | VSSOP        | 10   | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD77D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD77DGK | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |

# PACKAGE OUTLINE

DGS0010A



VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187, variation BA.

# EXAMPLE BOARD LAYOUT

DGS0010A

VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
SCALE:10X



SOLDER MASK DETAILS  
NOT TO SCALE

4221984/A 05/2015

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DGS0010A

VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:10X

4221984/A 05/2015

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# PACKAGE OUTLINE

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



4073329/E 05/06

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

 Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.

E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DGK (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## 重要声明和免责声明

TI“按原样”提供技术和可靠性数据（包括数据表）、设计资源（包括参考设计）、应用或其他设计建议、网络工具、安全信息和其他资源，不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：(1) 针对您的应用选择合适的 TI 产品，(2) 设计、验证并测试您的应用，(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成任何索赔、损害、成本、损失和债务，TI 对此概不负责。

TI 提供的产品受 [TI 的销售条款](#) 或 [ti.com](#) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址：Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, 德州仪器 (TI) 公司