

# SN54AS756, SN74AS756, SN74AS757 OCTAL BUFFERS AND LINE DRIVERS WITH OPEN-COLLECTOR OUTPUTS

SDAS040B – DECEMBER 1983 – REVISED JANUARY 1995

- Open-Collector Outputs Drive Bus Lines or Buffer Memory Address Registers
- Eliminate the Need for 3-State Overlap Protection
- pnp Inputs Reduce dc Loading
- Open-Collector Versions of 'AS240A and 'AS241
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

## description

These octal buffers and line drivers are designed specifically to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters by eliminating the need for 3-state overlap protection. The designer has a choice of selected combinations of inverting and noninverting outputs, symmetrical active-low output-enable ( $\overline{OE}$ ) inputs, and complementary OE and  $\overline{OE}$  inputs. These devices feature high fan-out and improved fan-in.

The SN54AS756 is characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74AS756 and SN74AS757 are characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

## logic symbols<sup>‡</sup>



<sup>‡</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

## SN54AS756 . . . J PACKAGE SN74AS756, SN74AS757 . . . DW OR N PACKAGE (TOP VIEW)



## SN54AS756 . . . FK PACKAGE (TOP VIEW)



<sup>†</sup> 2OE for 'AS756 or 2OE for SN74AS757

# **SN54AS756, SN74AS756, SN74AS757 OCTAL BUFFERS AND LINE DRIVERS WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

## logic diagrams (positive logic)



**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**SN54AS756, SN74AS756, SN74AS757  
OCTAL BUFFERS AND LINE DRIVERS  
WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

**recommended operating conditions**

|                 |                                | SN54AS756 |     |     | SN74AS756<br>SN74AS757 |     |     | UNIT |
|-----------------|--------------------------------|-----------|-----|-----|------------------------|-----|-----|------|
|                 |                                | MIN       | NOM | MAX | MIN                    | NOM | MAX |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5       | 5   | 5.5 | 4.5                    | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       | 2         |     |     | 2                      |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |           |     | 0.7 |                        |     | 0.8 | V    |
| V <sub>OH</sub> | High-level output voltage      |           |     | 5.5 |                        |     | 5.5 | V    |
| I <sub>OL</sub> | Low-level output current       |           |     | 48  |                        |     | 64  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55       | 125 | 0   | 0                      | 70  |     | °C   |

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER       | TEST CONDITIONS                                  | SN54AS756                                       |              |      | SN74AS756<br>SN74AS757 |      |      | UNIT |
|-----------------|--------------------------------------------------|-------------------------------------------------|--------------|------|------------------------|------|------|------|
|                 |                                                  | MIN                                             | TYP†         | MAX  | MIN                    | TYP† | MAX  |      |
| V <sub>IK</sub> | V <sub>CC</sub> = 4.5 V, I <sub>I</sub> = -18 mA |                                                 |              | -1.2 |                        |      | -1.2 | V    |
| I <sub>OH</sub> | V <sub>CC</sub> = 4.5 V, V <sub>OH</sub> = 5.5 V |                                                 |              | 0.1  |                        |      | 0.1  | mA   |
| V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V                          | I <sub>OL</sub> = 48 mA                         |              | 0.55 |                        |      |      | V    |
|                 |                                                  | I <sub>OL</sub> = 64 mA                         |              |      |                        |      | 0.55 |      |
| I <sub>I</sub>  | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 7 V    |                                                 |              | 0.1  |                        |      | 0.1  | mA   |
| I <sub>IH</sub> | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 2.7 V  |                                                 |              | 20   |                        |      | 20   | μA   |
| I <sub>IL</sub> | A inputs of SN74AS757 only                       | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0.4 V |              |      | -1                     |      | -1   | mA   |
|                 | All other inputs                                 |                                                 |              |      | -0.5                   |      | -0.5 |      |
| I <sub>CC</sub> | 'AS756                                           | V <sub>CC</sub> = 5.5 V                         | Outputs high | 9    | 15                     | 9    | 15   | mA   |
|                 |                                                  |                                                 | Outputs low  | 51   | 80                     | 51   | 80   |      |
|                 | SN74AS757                                        | V <sub>CC</sub> = 5.5 V                         | Outputs high | 21   | 33                     | 21   | 33   |      |
|                 |                                                  |                                                 | Outputs low  | 61   | 95                     | 61   | 95   |      |

† All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

**SN54AS756, SN74AS756, SN74AS757  
OCTAL BUFFERS AND LINE DRIVERS  
WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\dagger$ |     |           |      | UNIT |  |
|-----------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|------|------|--|
|           |                 |                | SN54AS756                                                                                                                            |     | SN74AS756 |      |      |  |
|           |                 |                | MIN                                                                                                                                  | MAX | MIN       | MAX  |      |  |
| $t_{PLH}$ | A               | Y              | 3                                                                                                                                    | 20  | 3         | 19   | ns   |  |
| $t_{PHL}$ |                 |                | 1                                                                                                                                    | 7   | 1         | 6    |      |  |
| $t_{PLH}$ | $\overline{OE}$ | Y              | 3                                                                                                                                    | 22  | 3         | 19.5 | ns   |  |
| $t_{PHL}$ |                 |                | 1                                                                                                                                    | 8.5 | 1         | 7.5  |      |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT)  | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\dagger$ |      |  |  | UNIT |  |
|-----------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--|--|------|--|
|           |                  |                | SN74AS757                                                                                                                            |      |  |  |      |  |
|           |                  |                | MIN                                                                                                                                  | MAX  |  |  |      |  |
| $t_{PLH}$ | A                | Y              | 3                                                                                                                                    | 18.5 |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 6    |  |  |      |  |
| $t_{PLH}$ | $1\overline{OE}$ | 1Y             | 3                                                                                                                                    | 20   |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 7    |  |  |      |  |
| $t_{PLH}$ | 2OE              | 2Y             | 3                                                                                                                                    | 21   |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 7.5  |  |  |      |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

PARAMETER MEASUREMENT INFORMATION  
SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A.  $C_L$  includes probe and jig capacitance.  
 B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
 C. When measuring propagation delay items of 3-state outputs, switch S1 is open.  
 D. All input pulses have the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $t_r = t_f = 2 \text{ ns}$ , duty cycle = 50%.  
 E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)  | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|------------------|--------------------------------------|----------------------|--------------|------------------------------------|---------------------------------------------------------------------------------|
| 5962-90563012A   | ACTIVE        | LCCC         | FK              | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-90563012A<br>SNJ54AS<br>756FK | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| 5962-9056301RA   | ACTIVE        | CDIP         | J               | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9056301RA<br>SNJ54AS756J      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| 5962-9056301SA   | ACTIVE        | CFP          | W               | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9056301SA<br>SNJ54AS756W      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN54AS756J       | ACTIVE        | CDIP         | J               | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN54AS756J                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS756DW      | ACTIVE        | SOIC         | DW              | 20   | 25          | RoHS & Green     | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | AS756                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS756N       | ACTIVE        | PDIP         | N               | 20   | 20          | RoHS & Non-Green | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74AS756N                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757DW      | ACTIVE        | SOIC         | DW              | 20   | 25          | RoHS & Green     | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | AS757                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757DWR     | ACTIVE        | SOIC         | DW              | 20   | 2000        | RoHS & Green     | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | AS757                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757N       | ACTIVE        | PDIP         | N               | 20   | 20          | RoHS & Non-Green | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74AS757N                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756FK     | ACTIVE        | LCCC         | FK              | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-90563012A<br>SNJ54AS<br>756FK | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756J      | ACTIVE        | CDIP         | J               | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9056301RA<br>SNJ54AS756J      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756W      | ACTIVE        | CFP          | W               | 20   | 1           | Non-RoHS & Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 5962-9056301SA<br>SNJ54AS756W      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

**(2) RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3) MSL, Peak Temp.** - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54AS756, SN74AS756 :**

- Catalog : [SN74AS756](#)
- Military : [SN54AS756](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74AS757DWR | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AS757DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

**TUBE**


\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| 5962-90563012A | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030         | NA     |
| SN74AS756DW    | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080         | 6.6    |
| SN74AS756N     | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230        | 4.32   |
| SN74AS757DW    | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080         | 6.6    |
| SN74AS757N     | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230        | 4.32   |
| SNJ54AS756FK   | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030         | NA     |

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20

FK (S-CQCC-N\*\*)

28 TERMINAL SHOWN

LEADLESS CERAMIC CHIP CARRIER



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004

4040140/D 01/11

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated