LP5912-EP ZHCSOW8 - JULY 2022 # LP5912-EP 500mA、低噪声、低 Io 增强型 LDO 产品 ### 1 特性 输入电压范围: 1.6V 至 6.5V 输出电压范围: 0.8V 至 5.5V 输出电流:高达 500 mA 低输出电压噪声: 12 μ V<sub>RMS</sub> ( 典型值 ) • 1kHz 下的 PSRR: 75 dB (typ) • 输出电压容差 (V<sub>OUT</sub> ≥ 3.3V): ±2% • 低 I<sub>Q</sub> (使能时,无负载):30 μA(典型值) • 低压降 (V<sub>OUT</sub> ≥3.3V): 500mA 负载下为 95mV ( 典型值 ) • 与 1µF 陶瓷输入和输出电容搭配使用,性能稳定 具备热过载和短路保护功能 反向电流保护 无需噪声旁路电容 输出自动放电以实现快速关断 • 电源正常状态输出,具有 140µs(典型值)延迟 • 内部软启动,可限制浪涌电流 工作结温: - 55°C 至 +125°C 支持国防、航空航天和医疗应用: - 受控基线 - 一个组装和测试基地 - 一个制造基地 - 延长了产品生命周期 - 延长了产品变更通知 - 产品可追溯性 ### 3 说明 LP5912-EP 是一款能提供高达 500mA 输出电流的低 噪声低压降稳压器 (LDO)。LP5912-EP 符合射频和模 拟电路要求,可提供低噪声、高 PSRR、低静态电流 以及低线路和负载瞬态响应。LP5912-EP 无需噪声旁 路电容器便可提供出色的噪声性能,并且支持远距离安 置输出电容。 该器件可与 1µF 输入和 1µF 输出陶瓷电容搭配使用 (无需独立的噪声旁路电容)。 其固定输出电压介于 0.8V 和 5.5V 之间 (以 25mV 为 单位增量)。有关特定的电压选项要求,请联系德州仪 器 (TI) 销售办事处。 #### 封装信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸(标称值) | | | | |-----------|----------|-----------------|--|--|--| | LP5912-EP | WSON (6) | 2.00mm × 2.00mm | | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 # 2 应用 - 监控系统 - 惯性导航 - 陆地移动无线电 - 全球定位系统接收器 - 数据集中器单元 ### **Table of Contents** | 1 特性 1 | 7.3 Feature Description | 16 | |---------------------------------------|-----------------------------------------|------------------| | 2 应用 | 7.4 Device Functional Modes | 18 | | 3 说明 | 8 Applications and Implementation | 19 | | 4 Revision History2 | 8.1 Application Information | 19 | | 5 Pin Configuration and Functions | 8.2 Typical Application | 19 | | 6 Specifications4 | 8.3 Power Supply Recommendations | 23 | | 6.1 Absolute Maximum Ratings4 | 8.4 Layout | <mark>23</mark> | | 6.2 ESD Ratings | 9 Device and Documentation Support | 24 | | 6.3 Recommended Operating Conditions4 | 9.1 Documentation Support | 24 | | 6.4 Thermal Information4 | 9.2 接收文档更新通知 | <mark>2</mark> 4 | | 6.5 Electrical Characteristics | 9.3 支持资源 | 24 | | 6.6 Output and Input Capacitors6 | 9.4 Trademarks | | | 6.7 Typical Characteristics7 | 10 Electrostatic Discharge Caution | | | 7 Detailed Description | 11 术语表 | 24 | | 7.1 Overview | 12 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram16 | Information | 24 | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | DATE | REVISION | NOTES | |-----------|----------|-----------------| | July 2022 | * | Initial Release | # **5 Pin Configuration and Functions** 图 5-1. DRV Package, 6-Pin WSON With Thermal Pad (Top View) 表 5-1. Pin Functions | PIN | | TYPE | DESCRIPTION | | | |-------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | ITPE | DESCRIPTION | | | | 1 | OUT | 0 | Regulated output voltage. | | | | 2 | NC | _ | No internal connection. Leave open, or connect to ground. | | | | 3 | PG | 0 | O Power-good indicator. Requires an external pullup resistor. | | | | 4 | EN | I | Enable input. Logic high = device is on, logic low = device is off, with an internal 3-M $\Omega$ pulldown resistor. | | | | 5 | GND | G | Ground. | | | | 6 | IN | I | Unregulated input voltage. | | | | Thermal pad | | _ | Connect this pad to the copper area under the package to improve thermal performance. Use thermal vias to transfer heat to inner layers of the printed circuit board (PCB). Connect the thermal pad to ground, or leave floating. Do not connect the thermal pad to any potential other than ground. | | | ### **6 Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | | |-------------------|---------------------------------------------|--------------------|---------|------|--| | V <sub>IN</sub> | IN pin voltage | - 0.3 | 7 | V | | | Vout | OUT pin voltage | -0.3 | -0.3 7 | | | | V <sub>EN</sub> | EN pin voltage | - 0.3 | - 0.3 7 | | | | V <sub>PG</sub> | PG pin voltage | - 0.3 | 7 | V | | | T <sub>J</sub> | Junction temperature | - 55 | 150 | °C | | | P <sub>DISS</sub> | Continuous power dissipation <sup>(3)</sup> | Internally Limited | | W | | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are with respect to the potential at the GND pin. - (3) Internal thermal shutdown circuitry protects the device from permanent damage. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | | |--------------------|---------------------------|-------------------------|---------------------------------------------------------------------------------------------|-------|-------|--| | | V Floatroatatic discharge | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | (SD) | Electrostatic discharge | Electrostatic discharge Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------------|--------------------------------|------|-----|-----------------|------| | V <sub>IN</sub> | Input voltage | 1.6 | | 6.5 | V | | V <sub>OUT</sub> | Output voltage | 0.8 | | 5.5 | V | | V <sub>EN</sub> | EN input voltage | 0 | | V <sub>IN</sub> | V | | V <sub>PG</sub> | PG pin off voltage | 0 | | 6.5 | V | | I <sub>OUT</sub> | Output current | 0 | | 500 | mA | | T <sub>J-MAX-OP</sub> | Operating junction temperature | - 55 | | 125 | °C | ### **6.4 Thermal Information** | | | LP5912-EP | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | UNIT | | | | 6 PINS | | | R <sub> θ JA</sub> | Junction-to-ambient thermal resistance | 75.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 92.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 40.0 | °C/W | | ψJT | Junction-to-top characterization parameter | 3.3 | °C/W | | ψ <sub>JB</sub> | Junction-to-board characterization parameter | 40.0 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 15.4 | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. Product Folder Links: LP5912-EP ### 6.5 Electrical Characteristics $V_{IN}$ = $V_{OUT(NOM)}$ + 0.5 V or 1.6 V, whichever is greater; $V_{EN}$ = 1.35 V, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, $I_{OUT}$ = 1 mA (unless otherwise stated). (1) (2) (3) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------|--------------| | OUTPUT | VOLTAGE AND REGULATION | | | | | | | | | $\begin{aligned} &\text{For V}_{\text{OUT(NOM)}}\geqslant 3.3 \text{ V,} \\ &\text{V}_{\text{OUT(NOM)}}+0.5 \text{ V}\leqslant \text{V}_{\text{IN}}\leqslant 6.5 \text{ V,} \\ &\text{I}_{\text{OUT}}=\text{1 mA to 500 mA} \end{aligned}$ | -2 | | 2 | | | | Output voltage tolerance | For 1.1 V $\leq$ V <sub>OUT(NOM)</sub> $<$ 3.3 V, V <sub>OUT(NOM)</sub> + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 6.5 V, I <sub>OUT</sub> = 1 mA to 500 mA | -3 | | 3 | % | | Δ V <sub>OUT</sub> | | For $V_{OUT(NOM)}$ < 1.1 V,<br>1.6 V $\leq$ V <sub>IN</sub> $\leq$ 6.5 V,<br>$I_{OUT}$ = 1 mA to 500 mA | <u> </u> | | | | | | Line regulation | For $V_{OUT(NOM)} \geqslant 1.1V$ , $V_{OUT(NOM)} + 0.5 V \leqslant V_{IN} \leqslant 6.5 V$ | | 0.8 | | %/V | | | 3 | For $V_{OUT(NOM)}$ < 1.1 V,<br>1.6 V $\leq V_{IN} \leq 6.5$ V | | | | | | | Load regulation | For I <sub>OUT</sub> = 1mA to 500 mA | | 0.0022 | | %/mA | | CURRENT | T LEVELS | | | | | | | I <sub>sc</sub> | Short-circuit current limit | T <sub>J</sub> = 25°C, <sup>(4)</sup> | 700 | 900 | 1100 | mA | | I <sub>RO</sub> | Reverse leakage current (5) | V <sub>IN</sub> < V <sub>OUT</sub> | | 10 | 150 | μA | | | Quiescent current (6) | V <sub>EN</sub> = 1.35 V, I <sub>OUT</sub> = 0 mA | | 30 | 55 | | | Quiescent current (6) | | V <sub>EN</sub> = 1.35 V, I <sub>OUT</sub> = 500 mA | | 400 | 600 | μA | | I <sub>Q(SD)</sub> | Quiescent current shutdown mode (6) | $V_{\rm EN}$ = 0 V, escent current $-55^{\circ}$ C $<$ T $_{1}$ $<$ 85 $^{\circ}$ C 0.2 | | 0.2 | 1.5 | μA | | | Shutdown mode C | V <sub>EN</sub> = 0 V | | 0.2 | 5 | | | I <sub>G</sub> | Ground-current (7) | V <sub>EN</sub> = 1.35 V, I <sub>OUT</sub> = 0 mA | | 35 | | μA | | VDO DRO | POUT VOLTAGE | | | | | | | | D | $I_{OUT}$ = 500 mA, 1.6 V $\leq$ V <sub>OUT(NOM)</sub> $<$ 3.3 V | | 170 | 250 | mV | | $V_{DO}$ | Dropout voltage (8) | $I_{OUT}$ = 500 mA, 3.3 V $\leq$ V <sub>OUT(NOM)</sub> $\leq$ 5.5 V | | 95 | 180 | mV | | V <sub>IN</sub> to V <sub>OU</sub> | T RIPPLE REJECTION | | | | | | | | | f = 100 Hz, V <sub>OUT</sub> $\geqslant$ 1.1 V, I <sub>OUT</sub> = 20 mA | | 80 | | | | | | f = 1 kHz, V <sub>OUT</sub> ≥ 1.1 V, I <sub>OUT</sub> = 20 mA | | 75 | | | | | | f = 10 kHz, V <sub>OUT</sub> ≥ 1.1 V, I <sub>OUT</sub> = 20 mA | | 65 | | | | | | f = 100 kHz, V <sub>OUT</sub> ≥ 1.1 V, I <sub>OUT</sub> = 20 mA | | 40 | | | | PSRR | Power-supply rejection ratio (9) | f = 100 Hz, 0.8V \le V <sub>OUT</sub> < 1.1 V, I <sub>OUT</sub> = 20 mA | | 65 | | dB | | | | f = 1 kHz, 0.8V ≤ V <sub>OUT</sub> < 1.1 V, I <sub>OUT</sub> = 20 mA | | 65 | | | | | | $f = 10 \text{ kHz}, 0.8V \le V_{OUT} < 1.1 \text{ V}, I_{OUT} = 20 \text{ mA}$ | | 65 | | | | | | $f = 100 \text{ kHz}, 0.8V \le V_{OUT} < 1.1 \text{ V, } I_{OUT} = 20 \text{ mA}$ | | 40 | | | | OUTPUT I | NOISE VOLTAGE | . 100 10 12, 010 1 1 1001 11 11, 1001 20 1101 | | | | | | | | I <sub>OUT</sub> = 1 mA, BW = 10 Hz to 100 kHz | | 12 | | | | e <sub>N</sub> | Noise voltage | I <sub>OUT</sub> = 500 mA, BW = 10 Hz to 100 kHz | | 12 | | $\muV_{RMS}$ | | THERMAL | _ SHUTDOWN | 001 | | | | | | | Thermal shutdown | | | 400 | | | | T <sub>SD</sub> | temperature | | | 160 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | 15 | | °C | | LOGIC IN | PUT THRESHOLDS | · | | | | | | V <sub>EN(OFF)</sub> | Off threshold | | | | 0.25 | V | | V <sub>EN(ON)</sub> | On threshold | | 1.35 | | | V | | I | Input current at EN | V <sub>IN</sub> = 6 V, V <sub>EN</sub> = 6 V | | 3 | | μΑ | | I <sub>EN</sub> | terminal (10) | V <sub>IN</sub> = 3.3 V, V <sub>EN</sub> = 0 V | | 0.001 | | μA | | PG <sub>HYS</sub> | PG threshold hysteresis (% of nominal V <sub>OUT</sub> ) | | | 4 | | % | ### 6.5 Electrical Characteristics (continued) $V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V or } 1.6 \text{ V, whichever is greater; } V_{EN} = 1.35 \text{ V, } C_{IN} = 1 \text{ } \mu \text{ F, } C_{OUT} = 1 \text{ } \mu \text{ F, } I_{OUT} = 1 \text{ mA (unless otherwise stated).}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP N | IAX | UNIT | |---------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | PG <sub>LTH</sub> | PG low threshold (% of nominal V <sub>OUT</sub> ) | put voltage V <sub>OUT</sub> < PG <sub>LTH</sub> , sink current = 1 mA | | | | % | | V <sub>OL(PG)</sub> | PG pin low-level output voltage | V <sub>OUT</sub> < PG <sub>LTH</sub> , sink current = 1 mA | | 400 | mV | | | I <sub>LKG(PG)</sub> | PG pin leakage current | V <sub>OUT</sub> < PG <sub>HTH</sub> , V <sub>PG</sub> = 6 V | | | 1 | μA | | TRANSITI | ON CHARACTERISTICS | | | | • | | | | | | | | 1 | | | | V | For $V_{IN}$ ↑ and $V_{OUT(NOM)}$ < 1.1 V,<br>$V_{IN}$ = 1.6 V to 2.2 V,<br>$V_{IN}$ trise = 30 $\mu$ s | | | ' | mV | | ΔV <sub>OUT</sub> | Line transients (7) | For $V_{IN} \downarrow$ and $V_{OUT(NOM)} \geqslant 1.1 \text{ V}$ , $V_{IN} = (V_{OUT(NOM)} + 0.5 \text{ V})$ to $(V_{OUT(NOM)} + 1.1 \text{ V})$ , $V_{IN}$ trise = 30 µs | -1 | | | IIIV | | - 1001 | For V <sub>IN</sub><br>V <sub>IN</sub> = 1. | For $V_{IN} \downarrow$ and $V_{OUT(NOM)} < 1.1 \text{ V,}$<br>$V_{IN} = 1.6 \text{ V to } 2.2 \text{ V,}$<br>$V_{IN}$ trise = 30 $\mu$ s | -1 | | | | | | | $I_{OUT}$ = 5 mA to 500 mA,<br>$I_{OUT}$ t <sub>RISE</sub> = 10 $\mu$ s | -45 | | | mV | | | Load transients 47 | $I_{OUT}$ = 500 mA to 5 mA, $I_{OUT}$ t <sub>FALL</sub> = 10 $\mu$ s | | | 45 | IIIV | | | Overshoot on start-up (9) | | | | 5 | % | | t <sub>ON</sub> | Turnon time | From V <sub>EN</sub> > V <sub>EN(ON)</sub> to V <sub>OUT</sub> = 95% of V <sub>OUT(NOM)</sub> | | 200 | | μs | | OUTPUT A | AUTO DISCHARGE RATE | | | | • | | | Output discharge pulldown | | V <sub>EN</sub> = 0 V, V <sub>IN</sub> = 3.6 V | | 100 | | Ω | - (1) All voltages are with respect to the device GND pin, unless otherwise stated. - (2) Minimum and maximum limits are specified through test, design, or statistical correlation over the junction temperature (T<sub>J</sub>) range of 55°C to +125°C, unless otherwise stated. Typical values represent the most likely parametric norm at T<sub>A</sub> = 25°C, and are provided for reference purposes only. - (3) In applications where high power dissipation and poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (R<sub>θ-JA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> (R<sub>θ-JA</sub> × P<sub>D-MAX</sub>). - (4) Short-circuit current (I<sub>SC</sub>) is equivalent to current limit. To minimize thermal effects during testing, I<sub>SC</sub> is measured with V<sub>OUT</sub> pulled to 100 mV below its nominal voltage. - (5) Reverse current (I<sub>RO</sub>) is measured at the IN pin. - (6) Quiescent current is defined here as the difference in current between the input voltage source and the load at V<sub>OUT</sub>. - (7) Ground current is defined here as the total current flowing to ground as a result of all input voltages applied to the device (I<sub>Q</sub> + I<sub>EN</sub>). - (8) Dropout voltage (V<sub>DO</sub>) is the voltage difference between the input and the output at which the output voltage drops to 150 mV below its nominal value when V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V. Dropout voltage is not a valid condition for output voltages less than 1.6 V as compliance with the minimum operating voltage requirement cannot be assured. - (9) This specification is specified by design. - (10) There is a 3-M $\Omega$ pulldown resistor between the EN pin and GND pin on the device. #### 6.6 Output and Input Capacitors over operating free-air temperature range (unless otherwise noted) | | PARAMETERS | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |------------------|------------------------|---------------------------|-----|-----|-----|------| | C <sub>IN</sub> | Input capacitance (1) | Capacitance for stability | 0.7 | 1 | | μF | | C <sub>OUT</sub> | Output capacitance (1) | Capacitance for stability | 0.7 | 1 | 10 | μF | | ESR | Output voltage (1) | | 5 | | 500 | mΩ | (1) This specification is verified by design. #### **6.7 Typical Characteristics** $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{ mA}$ , $C_{IN} = 1 \mu\text{F}$ , $C_{OUT} = 1 \mu\text{F}$ , and $T_{J} = 25^{\circ}\text{C}$ (unless otherwise noted) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated $V_{IN}$ = $V_{OUT}$ + 0.5 V, $V_{EN}$ = $V_{IN}$ , $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, and $T_J$ = 25°C (unless otherwise noted) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 7 Detailed Description #### 7.1 Overview The LP5912-EP is a low-noise, high PSRR, low-dropout regulator (LDO) capable of sourcing a 500-mA load. The LP5912-EP can operate down to a 1.6-V input voltage and a 0.8-V output voltage. With this combination of low noise, high PSRR, and low output voltage, the device is designed to power a multitude of loads from noise-sensitive communication components to battery-powered systems. The LP5912-EP contains several features, as shown in the *Functional Block Diagram*: - Internal output resistor divider feedback - Small size and low-noise internal protection circuit current limit - · Reverse current protection - Current limit and inrush current protection - Thermal shutdown - · Output auto discharge for fast turnoff - Power-good output, with a fixed 140-µs typical delay #### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Enable (EN) The LP5912-EP enable (EN) pin is internally held low by a 3-M $\Omega$ resistor to GND. The EN pin voltage must be higher than the $V_{EN(ON)}$ threshold to ensure that the device is fully enabled under all operating conditions. The EN pin voltage must be lower than the $V_{EN(OFF)}$ threshold to ensure that the device is fully disabled and the automatic output discharge is activated. When the device is disabled the output stage is disabled, the PG output pin is low, and the output automatic discharge is on. #### 7.3.2 Output Automatic Discharge (R<sub>AD</sub>) The LP5912-EP output employs an internal $100-\Omega$ (typical) pulldown resistance to discharge the output when the EN pin is low. If the LP5912-EP EN pin is low (the device is off) and the OUT pin is held high by a secondary supply, current flows from the secondary supply through the automatic discharge pulldown resistor to ground. #### 7.3.3 Reverse Current Protection (I<sub>RO</sub>) The LP5912-EP input is protected against reverse current when the output voltage is higher than the input voltage. In the event that extra output capacitance is used at the output, a power-down transient at the input normally causes a large reverse current through a conventional regulator. The LP5912-EP includes a reverse voltage detector that trips when $V_{IN}$ drops below $V_{OUT}$ , shutting off the regulator and opening the p-channel metal-oxide-semiconductor field effect transistor (PMOS) body diode connection, preventing any reverse current from the OUT pin from flowing to the IN pin. If the LP5912-EP EN pin is low (the LP5912-EP is off) and the OUT pin is held high by a secondary supply, current flows from the secondary supply through the automatic discharge pulldown resistor to ground. This scenario is not reverse current, but is instead automatic discharge pulldown current. Reverse current (I<sub>RO</sub>) is measured at the IN pin. #### 7.3.4 Internal Current Limit (I<sub>SC</sub>) The internal current limit circuit protects the LDO against high-load current faults or shorting events. The LDO is not designed to operate continuously at the $I_{SC}$ current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls when load impedance decreases. If a current limit occurs and the resulting output voltage is low, excessive power may be dissipated across the LDO, resulting in a thermal shutdown of the output. #### 7.3.5 Thermal Overload Protection (T<sub>SD</sub>) Thermal shutdown disables the output when the junction temperature rises to approximately 160°C, which allows the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry enables. Based on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This thermal cycling limits the dissipation of the regulator, thus protecting the regulator from damage as a result of overheating. #### 7.3.6 Power-Good Output (PG) The LP5912-EP has a power-good function that works by toggling the state of the PG output pin. When the output voltage falls below the PG threshold voltage (PG<sub>LTH</sub>), the PG pin open-drain output engages (low impedance to GND). When the output voltage rises above the PG threshold voltage (PGV<sub>HTH</sub>), the PG pin becomes high impedance. By connecting a pullup resistor to an external supply, any downstream device can receive PG as a logic signal. Make sure that the external pullup supply voltage results in a valid logic signal for the receiving device or devices. Use a pullup resistor from 10 k $\Omega$ to 100 k $\Omega$ for best results. The input supply, $V_{IN}$ , must be no less than the minimum operating voltage of 1.6 V to ensure that the PG pin output status is valid. The PG pin output status is undefined when $V_{IN}$ is less than 1.6 V. In the power-good function, the PG output pin being pulled high is typically delayed 140 $\mu$ s after the output voltage rises above the PG<sub>HTH</sub> threshold voltage. If the output voltage rises above the PG<sub>HTH</sub> threshold and then falls below the PG<sub>LTH</sub> threshold voltage, the PG pin falls immediately with no delay time. If the PG function is not needed, the pullup resistor can be eliminated, and the PG pin can be either connected to ground or left floating. ZHCSOW8 - JULY 2022 #### 7.4 Device Functional Modes #### 7.4.1 Enable (EN) The LP5912-EP EN pin is internally held low by a 3-M $\Omega$ resistor to GND. The EN pin voltage must be higher than the $V_{EN(ON)}$ threshold to ensure that the device is fully enabled under all operating conditions. When the EN pin voltage is lower than the $V_{EN(OFF)}$ threshold, the output stage is disabled, the PG pin goes low, and the output automatic discharge circuit is activated. Any charge on the OUT pin is discharged to ground through the internal $100-\Omega$ (typical) output auto discharge pulldown resistance. #### 7.4.2 Minimum Operating Input Voltage (VIN) The LP5912-EP does not include a dedicated undervoltage lockout (UVLO) circuit. The device internal circuit is not fully functional until $V_{IN}$ is at least 1.6 V. The output voltage is not regulated until $V_{IN}$ has reached at least the greater of 1.6 V or $(V_{OUT} + V_{DO})$ . Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 8 Applications and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The LP5912-EP is designed to meet the requirements of RF and analog circuits by providing low noise, high PSRR, low quiescent current, and low line or load transient response. The device offers excellent noise performance without the need for a noise bypass capacitor and is stable with input and output capacitors with a value of 1 $\mu$ F. The device delivers this performance in an industry standard WSON package, which for this device is specified with an operating junction temperature ( $T_1$ ) of $-55^{\circ}$ C to $+125^{\circ}$ C. ### 8.2 Typical Application 8-1 shows a typical application circuit for the LP5912-EP. Input and output capacitances may need to be increased above the 1- $\mu$ F minimum for some applications. 图 8-1. LP5912-EP Typical Application #### 8.2.1 Design Requirements Use the parameters listed in $\frac{1}{8}$ 8-1 for typical RF linear regulator applications. DESIGN PARAMETER EXAMPLE VALUE Input voltage 1.6 V to 6.5 V Output voltage 0.8 V to 5.5 V Output current 500 mA Output capacitor 1 μF to 10 μF Input and output capacitor ESR range 5 mΩ to 500 mΩ 表 8-1. Design Parameters ZHCSOW8 - JULY 2022 #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 External Capacitors As with most low-dropout regulators, the LP5912-EP requires external capacitors for regulator stability. The device is specifically designed for portable applications requiring minimum board space and the smallest possible components. These capacitors must be correctly selected for good performance. #### 8.2.2.2 Input Capacitor An input capacitor is required for stability. The input capacitor must be at least equal to, or greater than, the output capacitor for good load-transient performance. A capacitor of at least 1 $\mu$ F must be connected between the LP5912-EP IN pin and ground for stable operation over full load-current range. Having more output than input capacitance is acceptable, as long as the input is at least 1 $\mu$ F. The input capacitor must be located no more than 1 cm from the input pin and returned to a clean analog ground. Any good-quality ceramic, tantalum, or film capacitor can be used at the input. #### 备注 To ensure stable operation, good PCB practices must be employed to minimize ground impedance and keep input inductance low. If these conditions cannot be met, or if long leads connect the battery or other power source to the LP5912-EP, increase the value of the input capacitor to at least 10 $\mu$ F. Also, tantalum capacitors can suffer catastrophic failures resulting from surge current when connected to a low-impedance source of power (such as a battery or a very large capacitor). If a tantalum capacitor is used at the input, the capacitor must be verified by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance remains at 1 $\mu$ F ±30% over the entire operating temperature range. #### 8.2.2.3 Output Capacitor The LP5912-EP is designed specifically to work with a very small ceramic output capacitor, typically 1 $\mu$ F. Use a ceramic capacitor (dielectric types of X5R or X7R) in the 1- $\mu$ F to 10- $\mu$ F range, and with an ESR from 5 m $\Omega$ to 500 m $\Omega$ , in the LP5912-EP application circuit. For this device, the output capacitor must be connected between the OUT pin with a good connection back to the GND pin. Tantalum or film capacitors can also be used at the device output, $V_{OUT}$ , but these components are not as attractive for reasons of size and cost (see the *Capacitor Characteristics* section). The output capacitor must meet the requirement for the minimum value of capacitance and have an ESR value that is within the range of 5 m $\Omega$ to 500 m $\Omega$ for stability. #### 8.2.2.4 Capacitor Characteristics The LP5912-EP is designed to work with ceramic capacitors on the input and output to take advantage of the benefits they offer. For capacitance values in the range of 1 $\mu$ F to 10 $\mu$ F, ceramic capacitors are the smallest, least expensive, and have the lowest ESR values, thus making them best for eliminating high-frequency noise. The ESR of a typical 1- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR stability requirement for the LP5912-EP. The preferred choice for temperature coefficient in a ceramic capacitor is X7R. This type of capacitor is the most stable and holds the capacitance within $\pm 15\%$ over the temperature range. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the $1-\mu F$ to $10-\mu F$ range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. Although a tantalum capacitor can possibly be found with an ESR value within the stable range, low ESR tantalum capacitors are offered with larger capacitance (which means bigger and more costly) than a Submit Document Feedback Product Folder Links: LP5912-EP ceramic capacitor with the same ESR value. Also, the ESR of a typical tantalum increases at approximately 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. #### 8.2.2.5 Remote Capacitor Operation To ensure stability, the LP5912-EP requires at least a 1- $\mu$ F capacitor at the OUT pin. There is no strict requirement for the location of the output capacitor in regards to the LDO OUT pin; the output capacitor can be located 5 cm to 10 cm away from the LDO. This flexibility means that there is no need to have a special capacitor close to the OUT pin if there are already respective capacitors in the system. This placement flexibility requires that the output capacitor be connected directly between the LP5912-EP OUT pin and GND pin with no vias. This remote capacitor feature can help designers minimize the number of capacitors in the system. As a good design practice, keep the wiring parasitic inductance at a minimum. Thus, use traces that are as wide as possible from the LDO output to the capacitors, keeping the LDO output trace layer as close to ground layer as possible and avoiding vias on the path. If there is a need to use vias, implement as many vias as possible between the connection layers. Keep parasitic wiring inductance less than 35 nH. For applications with fast load transients, use an input capacitor equal to (or larger than) the sum of the capacitance at the output node for the best load-transient performance. #### 8.2.2.6 Power Dissipation Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation can be calculated with 方程式 1, and depends on input voltage, output voltage, and load conditions of the design. $$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$ (1) Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that is greater than the dropout voltage (V<sub>DO</sub>). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance. On the WSON (DRV) package, the primary conduction path for heat is through the exposed power pad into the PCB. To ensure the device does not overheat, connect the exposed pad (through thermal vias) to an internal ground plane with an appropriate amount of copper PCB area. According to 方程式 2 or 方程式 3, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ): $$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$ (2) $$P_{D} = (T_{J(MAX)} - T_{A(MAX)}) / R_{\theta JA}$$ (3) Unfortunately, this R $_{\theta}$ JA is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The R $_{\theta}$ JA recorded in the *Thermal Information* table is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout, R $_{\theta}$ JA is actually the sum of the package junction-to-case (bottom) thermal resistance (R $_{\theta}$ JCbot) plus the thermal resistance contribution by the PCB copper area acting as a heat sink. Copyright © 2022 Texas Instruments Incorporated ### 8.2.2.7 Estimating Junction Temperature $$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)}) \tag{4}$$ #### where: - P<sub>D(MAX)</sub> is explained in 方程式 3 - T<sub>TOP</sub> is the temperature measured at the center-top of the device package $$T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$$ (5) #### where: - P<sub>D(MAX)</sub> is explained in the *Power Dissipation* section - T<sub>BOARD</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge For more information about the thermal characteristics $\Psi_{JT}$ and $\Psi_{JB}$ , see the *Semiconductor and IC Package Thermal Metrics* application note; for more information about measuring $T_{TOP}$ and $T_{BOARD}$ , see the *Using New Thermal Metrics* application note; and for more information about the EIA/JEDEC JESD51 PCB used for validating $R_{\theta JA}$ , see the *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* application note. These application notes are available at www.ti.com. ### 8.2.3 Application Curves ### 8.3 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 1.6 V to 6.5 V. The input supply must be well regulated and free of spurious noise. To ensure that the LP5912-EP output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT}$ + 0.5 V. A minimum capacitor value of 1 $\mu$ F is required to be within 1 cm of the IN pin. ### 8.4 Layout #### 8.4.1 Layout Guidelines The dynamic performance of the LP5912-EP is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs can degrade the PSRR, noise, or transient performance of the LP5912-EP. Best performance is achieved by placing $C_{\text{IN}}$ and $C_{\text{OUT}}$ on the same side of the PCB as the LP5912-EP, and as close to the package as practical. The ground connections for $C_{\text{IN}}$ and $C_{\text{OUT}}$ must route back to the LP5912-EP ground pin using as wide and as short of a copper trace as practical. Connections using long trace lengths, narrow trace widths, or connections through vias must be avoided. Such connections add parasitic inductances and resistance that result in inferior performance, especially during transient conditions. #### 8.4.2 Layout Example 图 8-4. LP5912-EP Layout Example ## 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For additional information, see the following: - Texas Instruments, AN1187 Leadless Leadframe Package (LLP) application note - · Texas Instruments, Semiconductor and IC Package Thermal Metrics application report - Texas Instruments, Using New Thermal Metrics application report - Texas Instruments, Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs application report ### 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 10 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: LP5912-EP www.ti.com 19-Sep-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LP591209MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 2VC5 | Samples | | LP591212MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 12MB | Samples | | LP591218MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 12MD | Samples | | LP591225MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 2VD5 | Samples | | LP591230MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 12MG | Samples | | LP591233MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 12MF | Samples | | LP591250MDRVREP | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | 2VE5 | Samples | | V62/22601-04XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 12MB | Samples | | V62/22601-06XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 12MD | Samples | | V62/22601-07XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 2VD5 | Samples | | V62/22601-09XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 12MG | Samples | | V62/22601-10XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 12MF | Samples | | V62/22601-11XE | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | | 2VE5 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM www.ti.com 19-Sep-2023 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LP5912-EP: Catalog: LP5912 Automotive: LP5912-Q1 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature - number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司